104工作快找APP

面試通知不漏接

立即安裝APP

「【新鮮人專區】2026研發替代役/預聘-數位設計工程師」的相似工作

創未來科技股份有限公司
共500筆
10/17
創未來科技股份有限公司消費性電子產品製造業
新竹市經歷不拘碩士以上
此專區為符合2026年研發替代役及預聘者投遞,如非研替身分者,歡迎投遞創未來其他職缺! ##職務類別 1. 硬體研發工程師-RF 2. 硬體研發工程師-Power 3. 系統驗證工程師 4. 元件工程師 ##工作內容 1. RF系統電路架構規劃及設計或系統電源電路(AC-DC/DC-DC/保護電路)、數位控制電路(MCU/FPGA)架構規劃及設計、元件電路板設計/繪製/量測/除錯 2. 電路板測試驗證及除錯檢討、環境測試(輻射測試/EMC測試/溫度測試) 3. 執行產品研發流程及技術文件產出 4. 協助系統規劃、整合、測試、分析與除錯 5. 與驗證部門合作進行環境測試 ##技能需求 1. 具電路 RF / Analog / Digital 電路設計經驗 2. 熟悉量測儀器使用,如SA / NA / SG等 3. 具備基礎焊接能力 ##應徵資格 - 2026年畢業之應屆畢業生 - 研究所以上電子/電機/電信相關科系畢業,專長於主動電路設計領域尤佳 - 欲應徵者請檢附成績單、論文摘要
應徵
10/20
新竹縣竹北市經歷不拘碩士以上
1. Project integration support & implementation, to deliver qualified nestlist from RTL. 2. preSTA/SYN/LEC/postSTA/etc. EDA flow execution and enhancement 3. Timing & power closure 4. Schedule control, netlist optimization, flow coordinator
應徵
10/01
台北市內湖區經歷不拘碩士以上
歡迎2026年畢業並正在找尋研發替代役的同學申請! 職位選擇: Direction 1: Physical Design Engineer Direction 2: ASIC Physical Design Engineer Direction 3: DFX Engineer Direction 4: CAD Tools Development Engineer Direction 5: Design Verification Engineer What you’ll be doing: Key Domains: • Physical and ASIC Design Implementation • Backend and Layout Optimization • Design-for-Excellence (DFX: Test, Manufacturability, Debug) • Development of CAD/EDA Automation Tools • Functional and Formal Design Verification What we need to see: • MS degree from EE/CS or related majors from a prestigious university. • Good knowledge in digital circuit design. • Experience in using Verilog HDL. • Experience in various EDA tools. • Fluent in English reading and writing. • Self-motivated, good team player. Ways to stand out from the crowd: • Proven ability to work independently as well as in a multi-disciplinary group environment • Good command of C/C++ or Verilog programming language. • Familiar with Perl/Python/Tcl/Shell scripting 應徵方式: 請提供以下資料: • 英文個人履歷 • 學士+碩士成績單 (中英文皆可) 提交申請: 請將上述資料投遞至104,符合資格者將會收到進一步的聯繫通知。
10/16
台北市松山區經歷不拘大學
▋ 關於德州儀器 德州儀器(TI)是位居類比晶片世界領導地位的半導體設計與製造公司,持續提供創新及頂尖的半導體技術與產品,協助客戶開發最先進的電子產品。除此之外,TI也針對在校學生及初入社會新鮮人設計完整的培訓制度與挑戰性的工作內容,並提供具競爭力的薪資與福利、完善的升遷管、輪調培訓計畫以及活潑與國際化的工作環境。 ▋科技菁英計劃 - TI 應用工程師輪調培訓計畫 有思考過RD、IC設計之外的另一種職涯可能嗎? 喜歡與人互動並充滿挑戰的工作卻又擔心新鮮人無法立即上手嗎? 別擔心! TI針對FAE新鮮人提供海內外全面且扎實的系列培訓課程, 透過課堂及工作日常的任務的學習,您將具備FAE應具備的各項知識與技能,在客戶面前成為專業與自信的FAE! 另外,TI亦提供完整的輪調計劃,透過給予新人不同職務內容的學習, 使其能在公司有更多成長及發展的機會。 ▋ 應用工程師職務說明 >>在TI做FAE,您可以… • 參與FAE完整培訓計畫,包含1對1 coach、豐富教育訓練資源 • 與全世界技術專家合作,參與跨國會議及海內外輪調計畫,在國際舞台成長 • 接觸TI多元產品線,包含熟悉的#消費性電子、時下最夯的#車用電子 ,以及工業用等產品,共超過8萬顆產品,學無止境! • 透過專案及團隊合作,快速累積技術硬實力及溝通軟實力 • 享受開放扁平的組織氛圍,不論是專業領域或職涯發展,都能夠勇敢表達 • 走出多元職涯,不論是技術導向的技術專家(technical ladder program) 或是領導團隊的用人主管,TI提供暢通的升遷管道讓您有機會被全世界看見 >>FAE在做什麼 作為“Technical Expert”,與Technical Sales Engineer併肩合作,了解客戶的技術需求、解決客戶的技術痛點,將TI產品特性與客戶系統需求聯結起來。運用產品選擇、系統、實現和調試方面的技術能力,從而實現業務目標。 • 積極與客戶建立關係,及時掌握客戶開案訊息,進而瞭解其需求與系統設計,推展TI的產品讓客戶的設計更有市場競爭力。 • 透過TI全球技術資源,提供專業技術服務,解決TI產品應用在客戶系統上的技術問題,協助客戶順利導入量產。 • 了解TI系統及產品,並研究同業競爭的狀況,反應客戶需求及市場資訊給研發團隊做為未來產品開發的參考。 看更多徵才資訊與FAE工作介紹=> https://www.facebook.com/texasinstrumentsTW/videos/1382188632429211 歡迎至https://www.cakeresume.com/resources/texas-instruments?locale=zh-TW 看更多內容 #R&D外的另一種選擇 #IC Design的另一種選擇 #結合技術及與人溝通 #探索不同產品之技術與應用 #走出多元彈性的職涯 #年薪(含紅利)百萬起跳 ▋ 面試準備: • Phone interview: 1. 對德州儀器及此職務的了解: o 針對德州儀器的業務範圍或是德州儀器在台灣的業務發展 2. 投遞動機 o 針對此職務為什麼想要投遞 o 對職務的了解程度 o 未來工作發展方向 • 第一關面試準備: 1. 英文自我介紹 2. 簡報(碩論題目或是DC/Amplifier介紹) • 第二關面試準備: 1. 針對工作內容了解 2. 職涯發展方向 3. 情境考題
應徵
10/03
台北市內湖區經歷不拘碩士以上
歡迎2026年畢業並正在找尋研發替代役的同學申請! Direction 1: System Design Power Validation Engineer Direction 2: PCB Layout Engineer Direction 3: System Application Engineer Direction 4: System Engineer, Enterprise What you'll be doing: • Collaborate with system design, hardware, and power engineering teams to participate in end-to-end design, validation, and optimization of hardware products (such as GPUs, AI accelerators, server platforms, etc.) • Responsible for circuit schematic design and PCB layout using EDA tools (such as Altium, Cadence, Mentor Graphics) for multilayer high-speed board design and optimization • Perform PCB design reviews, assist in resolving signal integrity, power integrity, EMI/EMC issues to improve design quality and manufacturability • Participate in board bring-up, debugging, power testing, and performance validation of hardware prototypes, helping to ensure optimal power efficiency under varying operating conditions • Write and maintain design, validation, and test documentation, including but not limited to design specifications, validation reports, and test plans • Work closely with cross-functional teams to continuously improve design processes and enhance product innovation and competitiveness What we need to see: • Hold a Master of Science/Ph.D in Electrical Engineering or related field • Familiar with circuit schematic design and PCB layout processes, and basic proficiency with EDA tools (such as Altium, Cadence Allegro/OrCAD, Mentor PADS, etc.) • Strong interest in power management, DC-DC converters, signal integrity, and high-speed digital design is a plus • Good debugging, analysis, and problem-solving skills; able to work independently or within a team to resolve design and validation challenges • Good command of English for reading technical documentation and communication • Proactive, eager to learn, and passionate about the latest electronics and AI hardware technologies 應徵方式: 請提供以下資料: • 英文個人履歷 • 學士+碩士成績單 (中英文皆可) 提交申請: 請將上述資料投遞至104,符合資格者將會收到進一步的聯繫通知。
應徵
10/20
新竹市經歷不拘碩士以上
ꕀ 誠摯邀請您加入旺宏電子115年度研發替代役 ꕀ ꕀ 「一流人才,一流待遇」個別化設計薪酬Package ꕀ 【旺宏電子MXIC】 - 全球非揮發性記憶體領導廠商 - 全球專利戰略佈局已達9,768件 - 全球前瞻論文發表IEDM已達94篇 【邀請對象】歡迎應屆畢業生.ᐟ.ᐟ - 具備115年度「研發替代役」申請資格 - 研究所以上資工/電機/電子等相關科系 - 有興趣從事非揮發性記憶體領域 【甄選流程】 ① 104投遞履歷報名。 ↓ ② 初步審核合格者,個別化安排「視訊面談」。 ⠀⠀(面談時間由雙方協商配合安排) ↓ ③ 視訊合格者,個別化安排「VIP到廠參訪暨面談」, ⠀⠀(到廠提供高額差旅費(車費及膳什費)補助.ᐟ.ᐟ) <補助說明> 1. 補助名額有限,歡迎儘早報名! 2. 補助金額將視學校所在地區而定,參考如下: ⠀⠀- 桃竹苗:$1,000 ⠀⠀- 北北基宜:$2,000 ⠀⠀- 中彰雲投:$2,500 ⠀⠀- 嘉南:$3,500 ⠀⠀- 高屏:$4,000 ⠀⠀- 花東:$4,000 【職務內容】 1. 需使用C, C++, python及硬體語言,如Verilog、VHDL 2. FPGA 數位電路設計及IP開發 3. 記憶體產品於FPGA上的應用及開發 4. 設計及優化FPGA加速器並分析加速器之效能及功耗 5. RAG AI應用及優化
10/14
新竹縣竹北市經歷不拘碩士
1. 光通訊產品相關高速介面數位設計 (112G PAM4 SerDes) 2. 依據系統規格, 執行架構設計以及撰寫硬體描述語言 (RTL) 3. 具有高速介面, 低功耗, 以及D/A混合電路設計經驗者尤佳
10/15
新竹縣竹北市經歷不拘碩士以上
1.通訊系統軟體維護 2.通訊協議軟體設計
10/14
新竹縣竹北市經歷不拘碩士以上
1. SAR ADC / Current steering DAC/ SDM ADC/ DAC related 2. Analog Baseband related
應徵
10/20
新竹市經歷不拘碩士以上
【研發替代役/預聘】硬體開發工程師 工作內容: 1. 面板驅動IC、觸控IC、電源IC、影像產品、TV相關系統之FPGA驗證/IC驗證/驗證平台開發 2. TFT LCD驅動系統開發與高速PCB設計 3. 全球面板廠驅動系統技術支援 【研發替代役/預聘】硬體開發工程師 職務條件: 歡迎碩士以上電子、電機、電信、電控、資工等相關系所,具備以下經驗及專長: 1. 熟C/ C++/Verilog,有coding經驗 2. 熟HW電路設計FPGA 3. Evaluation Board(EVB)設計及debug經驗 【共創A+聯詠】 穩健踏實、專家精神、創造優勢 驅動科技、開發創新、引領未來 邀請優秀人才,共創A+聯詠
10/14
新竹縣竹北市經歷不拘碩士以上
Ethernet Switch 晶片設計及開發
10/17
桃園市中壢區經歷不拘碩士以上
按讚並追蹤"台達Delta Career"FB粉絲專頁,讓您更快掌握台達職缺脈動! https://www.facebook.com/deltacareer 主要職責: 1. 開發電力系統硬體及參數設置。 2. 規劃執行硬體電路設計。 3. 電力系統驗證、測試及修改。 4. 負責客戶規格確認及說明。 5. 研究電力系統國際規範。
應徵
10/09
新北市新店區經歷不拘碩士以上
1.熟悉數位電路設計及驗證流程 2.熟悉PC架構以及周邊電路設計者尤佳 3.具FPGA經驗 4.Low Power 電路設計 5.溝通能力佳,和其他團隊互動良好
應徵
07/22
台北市內湖區經歷不拘碩士以上
歡迎2026年畢業並正在找尋研發替代役的同學申請! 職位選擇: Direction 1: Mixed Signal Design Engineer Direction 2: Mixed Signal Analog Circuit Designer What you’ll be doing: • Develop and implement high speed interfaces and analog circuits. You will have hands on experience taking innovative integrated circuit designs at data rates of 25Gbps and higher from concept through silicon characterization. • Help by defining circuit requirements and complete design from schematic, layout, and verification to characterization. • Conduct schematic design of deep-submicron CMOS technologies using Spectre, Hspice or like. • Take ownership for the architecture, transistor design and verification using industry standard EDA tools such as Cadence virtuoso. • Optimize circuit to meet the specifications for system performance. • Work closely with layout engineers by providing detailed floorplan and guidance for matching and high-speed routings. • Provide support for post-silicon bring-up and debugging. What we need to see: • Hold a Master of Science/Ph.D in Electrical Engineering, Computer Engineering or related field with strong analog design background • CMOS Analog / Mixed Signal Circuit Design Experience in deep sub-micron process (especially in FINFET) • Experience with design and verification tools (Cadence's IC design environment, analog circuit simulation tools like Spectre, HSpice, Finesim, XA) • Experience in crafting test bench environments for component and top level circuit verification • Behavioral modeling of analog and digital circuits • Strong debugging and analytical skills • Analog simulation for noise analysis, loop stability analysis, ac/dc/tran analysis, monte-carlo, etc. • Strong interpersonal skills and ability & desire to work as a great teammate are huge plus. 應徵方式: 請提供以下資料: • 英文個人履歷 • 學士+碩士成績單 (中英文皆可) 提交申請: 請將上述資料投遞至104,符合資格者將會收到進一步的聯繫通知。
應徵
10/12
台北市內湖區經歷不拘碩士以上
具備替代役男資格 對程式開發有高度熱忱
應徵
10/17
台北市松山區經歷不拘大學
#R&D外的另一種選擇 #ICDesign的另一種選擇 #結合技術跟與人溝通的工作 #洞察市場商機 #規劃銷售策略 ▋2026暑期實習計畫介紹 在德州儀器Texas Instruments實習的期間,將有專屬學長姐帶領您,體驗快速變動的跨國際工作環境,獲得充足的專業訓練、貼近實務工作的專案實務經驗,並能享用公司各式線上資源,享受與正職員工同等的優渥的福利待遇,並能優先獲得畢業轉正職的預聘機會,畢業立刻就業! 您可以說「在TI,你所做的不只是一份工作,而是在參與改寫人類科技及生活方式的發展史」;加入TI,你有機會與全世界的菁英互動,TI更是你展現獨特智慧與潛能的最佳平台。 ▋實習期間及實習地點 -實習期間:2026年07月至2025年08月 -實習地點:台北松山業務辦公室 ▋技術行銷工程師實習職務說明 • 透過TI海內外跨部門的合作,進而了解產品從設計,開發,量產,行銷,訂價,供貨的整個生命週期,並發展年度商業成長計畫 • 透過競品分析,進而了解TI市場戰略優勢, 與客戶建立策略性的關係. • 了解TI系統及產品,反應客戶需求及市場資訊給研發暨行銷團隊做為未來產品開發或訂價的參考 • Define the opportunity at each of your accounts, including understanding the complete list of customer projects, content opportunities, and decision-makers • Understand your numbers, including baseline vs. new project revenue (NPR) at each customer; have your numbers grounded in project plans • Find and kick off all your projects at customers proactively; find projects early • Create action plans to maximize TI content at each account and on each customer project; follow-up once projects are in production with a closed-loop BOM (Bill of Materials) process • Be able to maximize TI revenue through understanding of supply chains, revenue tracking and competitor displacement opportunities • Leverage all the available sales tools, customer intelligence, and resources to properly analyze, prioritize, and disposition activity into opportunities
應徵
09/03
新竹市經歷不拘碩士以上
NVIDIA has continuously reinvented itself over two decades. Our invention of the GPU in 1999 sparked the growth of the PC gaming market, redefined modern computer graphics, and revolutionized parallel computing. More recently, GPU deep learning ignited modern AI — the next era of computing. NVIDIA is a “learning machine” that constantly evolves by adapting to new opportunities that are hard to solve, that only we can take on, and that matter to the world. This is our life’s work, to amplify human creativity and intelligence. Make the choice to join us today. Are you passionate about working on a team that is at the cutting and bleeding edge of hardware technology? Our System Level Product Engineering team at NVIDIA works on groundbreaking innovations involving crafting creative solutions for system level diag, verification and post-silicon validation on some of the industry's most complex semiconductor chips. If you're creative and autonomous, we want to hear from you! At NVIDIA, you will have the opportunity to shape some of the most incredible products on the market today from products like DGX-1, P100, the Shield to Tesla for Data Centers. Your work will touch every industry - from medical, to auto, to robotics and more. What you'll be doing: - As a member of our system level product engineering group, you will be responsible to develop and improve all aspects of testing NVIDIA's state of the art GPU products. - Your duties include characterization, yield enhancement, spec validation, customer failure improvement, and addressing the production issue . - Expect to interface with other engineering groups to resolve silicon issues. - Initiate and drive process improvements and preventative actions, possibly through root cause analysis. - It is imperative that this individual always looks to improve work, products, functions and methodologies through an on-going analysis while communicating and sharing new information and methods with cross-functional team members to achieve the company goals. What we need to see: - Master's degree in Electrical Engineering - Be self-motivated with strong technical, interpersonal, written/oral communication skills - Have problem solving experience/ability - Be able to quickly become a strong contributor both as an individual and as a member of highly productive team - Having Python or any other scripting experience is a plus. - Knowledgeable with PC architecture, AGP/PCIe busses and SDRAM/DDR is a plus
應徵
10/15
創未來科技股份有限公司消費性電子產品製造業
新竹市經歷不拘碩士以上
## 職務說明 - 應用於無人機雷達系統 - 數位IP架構設計與實作。 - 透過MATLAB/C++協助數位IP驗證 - 透過FPGA整合與驗證。 ## 技能要求 - 具備數位訊號處理經驗 - 具備數位電路設計經驗 - 程式語言必要:Verilog/VHDL, TCL, ##加分條件: - 具備雷達/通訊訊號處理、數位設計架構 - 具備RF/Analog 知識與RF/Analog校準設計 - 程式語言: MATLAB, python, c, c++, Chisel3
應徵
10/01
新竹市經歷不拘碩士以上
NVIDIA has been transforming computer graphics, PC gaming, and accelerated computing for more than 30 years. It’s a unique legacy of innovation that’s fueled by great technology—and amazing people. Today, we’re tapping into the unlimited potential of AI to define the next era of computing. An era in which our GPU acts as the brains of computers, robots, and self-driving cars that can understand the world. We are now looking for VLSI Physical Design (CAD) Engineers. What you’ll be doing: - Develop inhouse tools and solutions - Responsible for flow automation, quality control and performance improvement of NVIDIA VLSI Physical Design flow - Work with EDA vendors on tools evaluation and improvement What we need to see: - MS/PhD in CS/EE - Proficient user of C/C++/Python/Perl is preferred Ways to stand out from the crowd: - Basic knowledge of device model, processing technology, timing, noise and power in chip design - With analytical ability on placement, routing, timing, clock, power, noise and DFM - Experience on Mathematical algorithm and data structure for VLSI CAD - Hands-on background in EDA software from Synopsys (DC/ICC2/STAR-RC/PT/ICV), Cadence (Genus/Innovus/Quantus/Tempus/PVS), ANSYS (Seahawk/Redhawk) etc is a plus - Hands-on experiences in DL/ML projects/programs is a plus
應徵