【產品線描述】
1. AMOLED, AR, VR, TDDI等面板驅動IC與觸控IC設計
2. 頂級系統廠ASIC產品合作開發
【工作說明】
1. 高速介面設計
2. 記憶體控制單元設計
3. 面板時序電路設計
4. 面板顯示優化控制單元設計
【必要條件】
1. MS degree in EE fields
2. Good at digital IC front-end design flow such as Verilog RTL design, Synopsys Design compiler, LEC, PrimeTime STA and FPGA
3. Must be a good team player with strong desire to succeed.
1. Architecture design and RTL implementation of Automotive/Smartphone chipset
2. SoC system power and performance analysis
3. SoC system bus and memory subsystem design, integration, and modeling
4. SoC low power design, integration, and modeling
5. SoC functional safety analysis, design, integration, and modeling
6. SoC cyber security analysis, design, integration, and modeling
Responsible for digital IP coding and micro-architecture design of low-power, high-performance LLM inference accelerators. Drive mapping of lightweight frameworks such as llama.cpp onto NPU, plan compute/memory subsystems, and optimize quantization & KV-cache for production-ready LLM SoCs. Write RTL specs and guide DV plans and P&R convergence for PPA targets.
1. 研讀規格。
2. IC數位邏輯線線路的研發設計。
3. IC數位邏輯線路模擬與合成。
4. FPGA的合成規劃與測試驗證。
5. IC的靜態時序分析 (Static Timing Analysis)。
6. IC佈局後的線路模擬。
7. 撰寫IC規格設計書。
8. IC的除錯與工程變更修改。
9. 協助系統應用部門的進行IC驗證版的規劃。
ASIC design engineer responsible for post-RTL design flow.
He/She will be responsible for block and /or chip level synthesis, timing closure, DFT generation, and ECOs.
The responsibilities include but are not limited to.
• Improve the design methodology and flow.
• Synthesis, timing closure, and DFT support for various types of SerDes IPs ranging from 10Gbps to 224Gbps data rates for different applications.
• Collaborate with Analog/Digital design teams to deliver competitive SerDes IP solutions for all the Marvell product lines.
• Provide support to the product teams, for both pre and post-silicon
Responsibilities:
• Develop integrated verification environment.
• Verify designs with system verilog and system verilog assertion.
• Build, maintain and upgrade testbenches and their components using UVM-based methods.
• Check functional coverage and code coverage
• Create controlled random testcases. Pre-debug and provide debug reports.
• Scripting experience using scripting languages like Perl and Python.
About us:
VICI Holdings' Hardware team is seeking a skilled FPGA Engineer to join our dynamic group. In this role, you will be pivotal in advancing our trading systems, contributing to the development and enhancement of cutting-edge technologies.
We boast the leading software development team in Taiwan and possess FPGA design technology in parallel with wall street trading firms. This expertise enables us to build low-latency, fully automated trading systems. Our trading strategies cover stocks, futures, and derivatives, achieving a daily global trading volume in the hundreds of millions dollars.
Roles/ Responsibilities:
• High speed IP interface design (such as PCIE gen 3, 4 / Ethernet, DDR etc.)
• In charge of FPGA design/ implementation/simulation.
• Transmission protocol layer development.
• Optimizing hardware for latency.
• Proficiency with Xilinx design environment.
Candidate Requirements:
• BS/MS degree above from EE, CE with 2+ years of relevant work experience
• Experience in high-speed interface design or knowledge in PCIE/ Ethernet/MIPI/DDR design or implementation is a plus
• Experience using System Verilog and at least two prior RTL design is a required.
• Demonstrated ability to tackle complex design challenges and implement effective solutions
Other Requirements:
• High self-motivated individual with good communication skill.
• English level – working level proficiency is a plus.
Interview Process:
• Resume selection ->Coding Test -> AI Interview (Online) -> F2F Interview -> HR Manager
1. Participate in digital design specification, architecture definition, and microarchitecture planning.
2. Conduct FPGA prototyping, testing, and debugging of digital IP designs.
3. Collaborate closely with analog/mixed-signal design teams, firmware engineers, and system engineers to ensure successful product integration.
4. Develop, implement, and verify RTL code (Verilog/SystemVerilog) for high-speed Serdes interfaces including USB, DP, HDMI, DDR and PCIe.