Digital IC design engineer
- Familiar with Verilog RTL coding
- Familiar with digital design flow (pre-layout simulation, timing constraint, synthesis, post-layout simulation)
- Will be working on high speed Serdes IPs
- Experience or interest in all-digital PLLs or clock-data recovery circuits is a big plus
1. Main responsibility is to design analog IPs in MCU such as adc/dac, pll, osc, por, ldo
2. 具備DC-DC Converter, Buck相關電路設計
2. Responsible for analog IP design, verification plan, test plan, document
3. Communicate with system, layout and digital engineer to ensure high quality
---------------------------------------------------------------------------------------
雅特力科技創立於2016年,為智原科技子公司。
【Artery雅特力】即將在台上市的IC設計公司,主要產品為32bit ARM core base MCU
公司網址:https://www.arterychip.com
關於雅特力:https://www.104.com.tw/company/1a2x6blojm
We are seeking a skilled Analog IC Design Engineer with expertise in MIPI TX/ PLL design and sensor readout circuits. The ideal candidate will possess a strong foundation in analog design and a passion for developing cutting-edge solutions in a collaborative environment.
1.Design and implement MIPI TX and PLL circuits for high-speed data transmission.
2.Develop charge pump and LDO (Low Dropout Regulator) circuits to ensure efficient power management.
3.Design and optimize oscillator (OSC) circuits for precise timing applications.
4.Create sensor readout circuits, including CDS (Correlated Double Sampling), TDC (Time-to-Digital Converter), ramp circuits, DAC (Digital-to-Analog Converter), and comparators.
5.Collaborate with system engineers to define specifications and ensure alignment with overall project requirements.
6.Perform circuit simulations and analyses using tools such as Cadence, Spectre, or HSPICE.
7.Conduct design verification and validation through prototyping and testing.
8.Optimize designs for performance, power efficiency, and reliability.
9.Participate in design reviews and contribute to project documentation.
10.Provide support during the layout and fabrication process.
Preferred Qualifications:
1.Familiarity with IP design principles.
2.Experience with mixed-signal circuits.
3.Knowledge of low-noise and high-speed design techniques.
1. MSEE is required.
2. Solid background in analog integrated circuits.
3. Knowledge of high speed serial link technology.
4. Familiar with SerDes PHY (USB, PCIE Express, SATA and Thunderbolt) and building block (DFE, CTLE, CDR, PLL and FFE transmitter).
5. Experience in design and simulation high speed transceiver is a plus.
類比電源IC設計、電路模擬、IC驗證、熟悉佈局規劃及良率提升。
熟悉下列產品的開發及設計:
1.Buck/Boost/Buck-Boost controller/converter
2.LDO/ Power Switch/ OPAMP/
3.Switching Charger IC
4.High voltage Gate Driver for Motor
5.Low voltage Gate Driver
辦公地點分為
1.新北汐止辦公室(台灣科學園區T3館)
2.新竹竹北辦公室(富翼大樓)
Job Summary:
Layout Engineer will work directly and indirectly with Design / CAD / Layout Manager in development of Mixed-Signal and Analog Integrated Circuits. Individual perform job professionally and independently. The following are the requirements for this job function.
Essential Functions:
• Chip Planning
• Project Schedule / Layout Schedule Estimation
• Device Placement on block level according to matching requirements
• Block implementations on Top Level
• Top Level connections
• Signal matching / sensitive nets shielding technique
• Chip power / ground planning
• Integration of Analog top with Auto-Placement-Routing
• Pad / ESD rule and routing / connection
• Database DRC & LVS verifications on either DIVA or Dracula basis
• Chip Tape-out in accordance with company’s Tape-out Procedure
• Positive Attitude
Qualifications:
• 3+ years Layout experience in Analog and/or Mixed-Signal Circuit Design
• Ability to do chip plan, estimate die size and project schedule
• Ability to resolve DRC & LVS data verification and tape out chip independently
• Familiarity with fundamentals of analog processes
• Experience with Cadence and/or VIRTUOSO tools preferable
We are currently seeking a talented Analog Design Engineer to join our team and participate in the development of Power IC for High-Performance Computing (HPC). The role will primarily involve working on the design and development of the following components:
1. PMIC (Power Management Integrated Circuit)
2. Multiphase VR (Voltage Regulator)
3. Buck/Boost/Buck-Boost Converters
4. eFuse (Electronic Fuse)
歡迎2026年畢業並正在找尋研發替代役的同學申請!
職位選擇:
Direction 1: Mixed Signal Design Engineer
Direction 2: Mixed Signal Analog Circuit Designer
What you’ll be doing:
• Develop and implement high speed interfaces and analog circuits. You will have hands on experience taking innovative integrated circuit designs at data rates of 25Gbps and higher from concept through silicon characterization.
• Help by defining circuit requirements and complete design from schematic, layout, and verification to characterization.
• Conduct schematic design of deep-submicron CMOS technologies using Spectre, Hspice or like.
• Take ownership for the architecture, transistor design and verification using industry standard EDA tools such as Cadence virtuoso.
• Optimize circuit to meet the specifications for system performance.
• Work closely with layout engineers by providing detailed floorplan and guidance for matching and high-speed routings.
• Provide support for post-silicon bring-up and debugging.
What we need to see:
• Hold a Master of Science/Ph.D in Electrical Engineering, Computer Engineering or related field with strong analog design background
• CMOS Analog / Mixed Signal Circuit Design Experience in deep sub-micron process (especially in FINFET)
• Experience with design and verification tools (Cadence's IC design environment, analog circuit simulation tools like Spectre, HSpice, Finesim, XA)
• Experience in crafting test bench environments for component and top level circuit verification
• Behavioral modeling of analog and digital circuits
• Strong debugging and analytical skills
• Analog simulation for noise analysis, loop stability analysis, ac/dc/tran analysis, monte-carlo, etc.
• Strong interpersonal skills and ability & desire to work as a great teammate are huge plus.
應徵方式:
請提供以下資料:
• 英文個人履歷
• 學士+碩士成績單 (中英文皆可)
提交申請:
請將上述資料投遞至104,符合資格者將會收到進一步的聯繫通知。