【工作內容】
• Work with team members and apply current functional verification techniques to perform and improve pre-silicon verification quality and product Time to Market
• Provide the technical leadership to the DV team for the project
• Work independently on various DV tasks and provide technical guidance to the DV team.
• Be involved technically in the porting/creation of the DV environment for the new design, block and chip level test plan creation and implementation, coverage analysis, and regression cleanup
【職務條件】
• Master’s degree in Electrical Engineering, Computer Science, or related.
• Good understanding of ASIC design verification flow.
• RTL coding with Verilog/System Verilog and familiar with front-end design flow and C/C++ programming experiences.
• Knowledge of Perl, OVL, SVA, SV, UVM, OVM, script programming, etc.
【其他條件】
• MSEE with a minimum of 5 years, or BSEE with a minimum of 8 years of experience in digital ASIC/SOC design verification
• MS/BS degree in EE or CS with expertise in digital IP/SOC design verification.
Responsibilities:
• Develop integrated verification environment.
• Verify designs with system verilog and system verilog assertion.
• Build, maintain and upgrade testbenches and their components using UVM-based methods.
• Check functional coverage and code coverage
• Create controlled random testcases. Pre-debug and provide debug reports.
• Scripting experience using scripting languages like Perl and Python.
1. Architecture design and RTL implementation of Automotive/Smartphone chipset
2. SoC system power and performance analysis
3. SoC system bus and memory subsystem design, integration, and modeling
4. SoC low power design, integration, and modeling
5. SoC functional safety analysis, design, integration, and modeling
6. SoC cyber security analysis, design, integration, and modeling
1. USB4/USB3/DP/HDMI/PCIe or high speed serial IO controller development
2. IP integration and going with Design quality check flows
(e.g. Lint/CDC/Synthesis/LEC …)
3. Familiar with Xilinx FPGA implementation flow for bit file generation
4. Experience in Xilinx FPGA GTY/GTM Transceivers Controlling is a plus
5. Familiar with Advanced Node Low Power Serial Link and IO/Network Architecture
1.Work with team members and apply design techniques to work on different phases of complex logic design for ASIC/SOC project. 2. Working on the following tasks from time to time: HDL coding, documentation, RTL quality check, cooperate with back-end engineer etc.
Job Description:
In this position the individual will develop test environment, test plan, and test cases based on the product specification and related industrial standards. The individual will require initiating a test plan review with the team and updating the test plan accordingly. The candidate will require executing and developing the test cases based on test plan, debugging and reporting the test result to achieve full function coverage goal. The individual will require developing ASIC bench functional test programs and doing ASIC bring-up and ASIC bench testing.
The ideal individual must have proven ability to achieve results in a fast moving, dynamic environment. The candidate must have ability to coordinate priorities and initiatives and clear communication skill.
1.Integrated verification environment
2.Familiar with SoC level and IP level verification methodology
3.Develop verification plan and optimize verification flow
4.Familiar with verification methodology such as UVM, VMM, or OVM
5.Team player
[job description]
Wolley is seeking candidates for a digital design engineer position. You will join an experienced team designing next-generation memory, storage controllers, and high-speed interface standard.
You will also contribute to design concept discussion, architecture definition, as well as design implementation.
‧ Architecture design and RTL implementation
‧ System bus and related peripheral designs
‧ SoC and emulation platform design
‧ SoC system performance analysis
[Requirement]
1. Bachelor's or Master's degree in Electrical Engineering or related fields
2. Familiar with RTL design, SystemVerilog, front-end design flow
3. The following working knowledge is desired:
* Python programming
* TCL scripting
* Universal Verification Methodology (UVM)
* Low power design and analysis
[Responsibilities]
★ Experienced in ISP (Image Signal Processing)
★ Plan design architecture.
★ Develop high quality digital design.
★ Be familiar with IC design flow.
[Minimum Qualifications]
★ Outstanding problem analysis and debugging skills.
★ Experienced in C language.
★ Experienced in Verilog RTL language
★ Experienced in digital IC design front-end flow
★ Experienced in CAD tool usage such as simulation tool, linting tool, synthesis tool, member compiler
[Preferred Qualifications]
★ Nice to have experiences in scripting language.
★ Nice to have experiences in FPGA flow
1. 負責數位IC設計整合:
a. 依客戶需求設計整合IC功能、工作頻率、介面規格、消耗功率等基本規格
b. 完成SoC系統架構設計,並依功能單元運作屬性區分區塊規格
c. 使用Verilog/VHDL編程內部功能並撰寫RTL code
2. 負責功能驗證與除錯
a. 制定功能驗證計畫
b. 審核驗證計畫的完整性和正確性
c. 進行基本模擬,確認RTL code的功能
d. RTL code寫入FPGA晶片連接系統測試,驗證RTL code
3. 負責時序分析與功耗管理
a. 產出邏輯閘級電路連線網表(netlist)
b. 進行SoC系統的時序分析
c. 進行SoC系統的功耗分析
4. 其它主管交辦事項
【必要條件】
1. 電機、電子、資訊工程或相關科系,碩士以上學歷
2. 三年以上 SoC 設計或整合經驗
3. 熟悉CPU子系統設計整合
a. 熟悉 ARM 架構,
b. 對 RISC-V 架構有基本認識
4. 熟悉數位IC前端設計流程,如RTL design、Lint/CDC、Synthesis、STA、LEC、ECO等
5. 具類比IP整合相關經驗,例如PHY、Serdes、PLL等
6. 熟悉IC後段設計流程,如DFT、MBIST、P&R、post-cilicon system level debugging等