【工作內容】
• Work with team members and apply current functional verification techniques to perform and improve pre-silicon verification quality and product Time to Market
• Provide the technical leadership to the DV team for the project
• Work independently on various DV tasks and provide technical guidance to the DV team.
• Be involved technically in the porting/creation of the DV environment for the new design, block and chip level test plan creation and implementation, coverage analysis, and regression cleanup
【職務條件】
• Master’s degree in Electrical Engineering, Computer Science, or related.
• Good understanding of ASIC design verification flow.
• RTL coding with Verilog/System Verilog and familiar with front-end design flow and C/C++ programming experiences.
• Knowledge of Perl, OVL, SVA, SV, UVM, OVM, script programming, etc.
【其他條件】
• MSEE with a minimum of 5 years, or BSEE with a minimum of 8 years of experience in digital ASIC/SOC design verification
• MS/BS degree in EE or CS with expertise in digital IP/SOC design verification.
Join our verification team to ensure the quality and reliability of SoC-level IP used in next-generation automotive systems. You will develop UVM-based environments, drive functional and safety verification, and collaborate with cross-disciplinary teams to deliver ISO 26262-compliant silicon.
1. Plan & execute verification of automotive-grade IP at block, subsystem, and full-chip levels
2. Develop UVM test environments, scoreboards, and coverage to meet quality and safety goals
3. Create diagnostic and stress tests for pre-silicon and post-silicon validation, ensuring performance and robustness under corner conditions
4. Collaborate with design, DV, and safety teams to define verification strategies, close code/functional coverage.
5. Drive continuous automation of regression, data mining, and result visualization to accelerate tape-out readiness
Responsibilities:
• Develop integrated verification environment.
• Verify designs with system verilog and system verilog assertion.
• Build, maintain and upgrade testbenches and their components using UVM-based methods.
• Check functional coverage and code coverage
• Create controlled random testcases. Pre-debug and provide debug reports.
• Scripting experience using scripting languages like Perl and Python.
Job Description:
In this position the individual will develop test environment, test plan, and test cases based on the product specification and related industrial standards. The individual will require initiating a test plan review with the team and updating the test plan accordingly. The candidate will require executing and developing the test cases based on test plan, debugging and reporting the test result to achieve full function coverage goal. The individual will require developing ASIC bench functional test programs and doing ASIC bring-up and ASIC bench testing.
The ideal individual must have proven ability to achieve results in a fast moving, dynamic environment. The candidate must have ability to coordinate priorities and initiatives and clear communication skill.
Develop and maintain environment for SOC pre-silicon verification of:
• RTL and netlist simulation
• CRV for system fabric
• Power-aware simulation
• Formal CC and FPV
• System level verification with SVA
1. Design verification with SystemVerilog/UVM, C/C++
2. Integration test environment with VIP
3. Develop checker and scoreboard.
4. Verify design with SystemVerilog assertion.
5. Test plan for a verification task.
[Requirement]
1. Familiar with SystemVerilog HDL, OOP, Python, TCL, and shell programming.
2. Better to have SoC design and bus concept.
1. Architecture design and RTL implementation of Automotive/Smartphone chipset
2. SoC system power and performance analysis
3. SoC system bus and memory subsystem design, integration, and modeling
4. SoC low power design, integration, and modeling
5. SoC functional safety analysis, design, integration, and modeling
6. SoC cyber security analysis, design, integration, and modeling
Job Description
We are seeking a highly skilled ASIC Verification Engineer to join our team in Chupei, Taiwan. In this role, you will be responsible for developing and implementing comprehensive verification strategies for complex ASIC designs, ensuring the highest quality and reliability of our semiconductor products.
Develop and execute verification plans for complex ASIC designs
Create and maintain testbenches using SystemVerilog and UVM
Design and implement efficient verification environments
Perform functional and formal verification of digital designs
Develop automated test scripts to improve verification efficiency
Analyze and debug design issues identified during verification
Collaborate with design engineers to resolve functional discrepancies
Generate detailed verification reports and documentation
Stay updated with industry trends and emerging verification methodologies
Contribute to the continuous improvement of verification processes and tools
Qualifications
Bachelor's or Master's degree in Electrical Engineering, Computer Engineering, or related field
5+ years of experience in ASIC verification with strong proficiency in SystemVerilog and UVM
Experience with Verilog, VHDL, and industry-standard simulation tools (e.g., Synopsys VCS, Cadence Xcelium)
Experience of CPU, GPU, NPU or HBM verification
Knowledge of formal verification techniques and tools
Strong debugging, problem-solving, and analytical skills
Solid understanding of digital logic design, computer architecture, and communication protocols
Excellent organizational skills with strong attention to detail
Good communication and teamwork skills in a fast-paced environment
(1)Must have BS in CS/EE of relevant experience in IC design field.
(2)Familiar with IC design flow, placement and route (P&R), and layout.
(3)Circuit knowledge and logic design relevant experience would be a plus.
[job description]
Wolley is seeking candidates for a digital design engineer position. You will join an experienced team designing next-generation memory, storage controllers, and high-speed interface standard.
You will also contribute to design concept discussion, architecture definition, as well as design implementation.
‧ Architecture design and RTL implementation
‧ System bus and related peripheral designs
‧ SoC and emulation platform design
‧ SoC system performance analysis
[Requirement]
1. Bachelor's or Master's degree in Electrical Engineering or related fields
2. Familiar with RTL design, SystemVerilog, front-end design flow
3. The following working knowledge is desired:
* Python programming
* TCL scripting
* Universal Verification Methodology (UVM)
* Low power design and analysis
※ Job Contents:
1. DDR/HBM controller IP design
2. DDR/HBM IP customer support
3. Execute digital IP front-end flow
※ Requirements:
1. 3-years digital IC design experiences
2. Senior/Technical Manager: 8-years digital IC design experiences
3. Familiar with DDR protocol is a plus
4. Familiar with AMBA interface is a plus
5. Familiar with IC front-end design flow such as Lint/CDC, Synthesis, LEC/formality, PrimeTime STA is a plus
【R&R】
1. Technical contact window & technical support for presales & aftersales projects at HQ.
2. Understand customer’s requirements and validate that our solutions can meet client's expectations
3. Responsible for analyzing, troubleshooting, reporting field customer’s technical issues.
4. Constant support in the process of debugging defects, live troubleshooting in customer’s site, by taking logs and packet captures
5. Travel and/or visits to customer’s site within Taiwan or overseas for troubleshooting as needed
6. Serve as principal liaison between technical development teams, testers, product owners and executive leadership to communicate, track and resolve software and hardware defects
7. Test new software and features as they come for new and existing products in lab and/or production environments
8. Create test reports and root cause analysis to communicate to customers and upper management
9. Support of external vendors to collect necessary information to root-cause defects related to specific modules
10. Close/update/Create JIRA defects
11. Lead troubleshooting efforts to find root cause and corrective actions throughout the life of a project.
12. Lead and/or participate technical discussions with Customers and Arcadyan project teams.
13. Complete contact window for customer issues and participate war room approach to resolve critical issues as soon as possible
【Skills】
1. Networking Technologies (TCP/IP, Wi-Fi, WAN/LAN, Cable Modem, STB, IPTV, Android, VoIP, MoCA, DOCSIS, LTE, 5G NR etc.)
2. Network troubleshooting skills
3. Familiar with Linux commands
4. Benchmark tests