104工作快找APP

面試通知不漏接

立即安裝APP

「技術支援類(13021): Applications Engineer_IC Validator (有工作經驗者佳)」的相似工作

Synopsys Taiwan Co., Ltd._台灣新思科技股份有限公司
共500筆
10/25
新竹市3年以上碩士以上
若有興趣者,請務必上傳英文履歷至官網,否則不予受理(職缺代碼12936): https://careers.synopsys.com/job/hsinchu/r-and-d-engineering-staff-engineer-zebu-12936/44408/87200702592 We Are: At Synopsys, we drive the innovations that shape the way we live and connect. Our technology is central to the Era of Pervasive Intelligence, from self-driving cars to learning machines. We lead in chip design, verification, and IP integration, empowering the creation of high-performance silicon chips and software content. Join us to transform the future through continuous technological innovation. You Are: A highly skilled engineer with a deep understanding of simulation, emulation, and compiler technologies. You bring extensive experience with HDL languages like Verilog and have previously worked with VCS and ZeBu platforms. Your proficiency in programming languages such as C/C++ is complemented by a strong grasp of data structures and algorithms, including graph theory. You excel in designing modular, scalable software architectures and optimizing software performance through multi-threading and operating system concepts. Your familiarity with version control systems like Perforce and Git enables you to manage code efficiently and collaborate seamlessly with other teams. You are an effective communicator, able to convey complex technical concepts clearly and work collaboratively in a dynamic environment. Your passion for technology drives you to stay updated with industry trends, and you actively mentor and guide junior engineers, fostering a culture of continuous learning and innovation. What You’ll Be Doing: 1.Designing and developing high-performance software for Synopsys' simulation and emulation platforms, including VCS and ZeBu. 2.Collaborating with cross-functional teams to enhance product capabilities and performance. 3.Conducting comprehensive research and analysis to address complex engineering challenges. 4.Leading project initiatives, ensuring timely and high-quality deliverables. Mentoring junior engineers and fostering a culture of continuous learning and innovation. 5.Integrating new technologies and staying abreast of industry trends to drive continuous improvement. The Impact You Will Have: 1.Enhancing the performance and reliability of emulation platforms used for cutting-edge silicon chips. 2.Driving the development of next-generation simulation and emulation tools. 3.Improving the usability and adoption of Synopsys products across various industries. 4.Contributing to a collaborative and innovative engineering culture within the team. 5.Advancing the future of technology and connectivity through continuous innovation. 6.Delivering high-quality, performance-optimized software solutions that elevate Synopsys' success. What You’ll Need: *CS or EE master's degree or above at least five of relevant experience. *Proficiency in programming languages: C/C++. *Strong understanding of data structures and algorithms, including graph theory. *Experience with hardware description languages like Verilog and scripting languages like TCL. *Prior experience with HDL simulation and emulation platforms, including VCS and ZeBu. *Familiarity with version control systems like Perforce and Git. *Ability to design and implement modular, scalable software architecture. *Proficiency in multi-threading and operating system concepts for software *performance optimization. Who You Are: A proactive and innovative thinker with a passion for technology. A collaborative team player who thrives in a dynamic environment. An effective communicator with strong interpersonal skills. A mentor and leader who inspires and guides junior engineers. A continuous learner who stays updated with industry trends and advancements.
應徵
10/25
緯創軟體股份有限公司電腦軟體服務業
新竹市5年以上大學
【工作內容】 • Work with team members and apply current functional verification techniques to perform and improve pre-silicon verification quality and product Time to Market • Provide the technical leadership to the DV team for the project • Work independently on various DV tasks and provide technical guidance to the DV team. • Be involved technically in the porting/creation of the DV environment for the new design, block and chip level test plan creation and implementation, coverage analysis, and regression cleanup 【職務條件】 • Master’s degree in Electrical Engineering, Computer Science, or related. • Good understanding of ASIC design verification flow. • RTL coding with Verilog/System Verilog and familiar with front-end design flow and C/C++ programming experiences. • Knowledge of Perl, OVL, SVA, SV, UVM, OVM, script programming, etc. 【其他條件】 • MSEE with a minimum of 5 years, or BSEE with a minimum of 8 years of experience in digital ASIC/SOC design verification • MS/BS degree in EE or CS with expertise in digital IP/SOC design verification.
應徵
10/01
新竹縣竹北市3年以上碩士
At cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology. You’ll develop state-of-the-art library characterization tools for our worldwide customers in an exciting and innovative environment. Position Responsibilities:  Full time in industry leading software development  Involvement in local customer engagements in cooperation with global teams  Develop new product features, including invention, design and implementation new algorithms to build industry leading products Desired Qualifications:  Experiences in EDA/IC industry  Experiences in library characterization, spice simulation, or transistor level timing  Effective communication skills, passion to drive a project and to win customers Additional Job Description  Experience in developing library characterization or circuit simulation software  High level understanding of SPICE simulation transistor models  Experience with distributed programming, database design, and cloud APIs for distributed computing  Proficiency designing data structures, algorithms, and software engineering principles  Experience in developing Machine Learning technology and deploy it at customers
應徵
10/29
新竹市3年以上大學以上
* OSAT (Assembly/Test) 良率異常分析 & 處理。 量產測試驗證,確保量測參數 & 規格符合設計要求。 * 測試結果資料分析,提供良率改善 & 測試流程優化建議。 * CP / FT / SLT 數據追蹤,擬定調整製程參數 or 條件。 測試開發、Debug & 參數優化,提升測試效率 & 良率穩定度。 * 與內部製程/設備/品保單位進行問題分析,釐清異常並提出改善方案。 * 支援測試需求 & 技術交流,確保產品測試時程 & 品質達成量產目標。 1. Co-work w/ functional engineering team member (TME/DE/TD/TE/RE) to make new product has good definition, Risk evaluation and Build comprehensive testing plan / Qual plan, etc. 2. Co-work w/ other Engineering team member to ensure all new product can be thoroughly Manufactured, Characterized and Qualified for reliabilities and qualities. 3. Organize assignments and independently schedules to complete assigned tasks timely and make project finished efficiently. 4. Have good Coordination and Data Analysis to solve difficult problems through application of various techniques and approaches to develop effective and practical solutions that result in improved products, processes with good quality. 5. Co-work with MediaTek - Taiwan Team, and HCLTech - India Team. 6. Annual salary: 800K NTD and above 7. Onsite MediaTek - Hsinchu Science Park Office This position is set for PE (Product Engineer) to coordinate new product development activities, ensure timely completion of all new products manufacturing, testing, characterization, qualification and releasing with good consistency, quality and efficiency. Ref. * CP (Wafer level - Chip Probing) * FT (Packaged chip level - Final Test) * SLT (Packaged chip level - System Level Test) * ATE (Automated Test Equipment)
應徵
10/01
新竹市經歷不拘大學以上
Position Description Develop PEGASUS/PVS DRC, FILL, LVS, LPE rule decks and RCX flow for worldwide foundries. Manage onsite technical qualification to ensure both PEGASUS/PVS decks and tools are officially qualified by foundries. Collaborate closely with early adoption customers to track and resolve product issues Establish communication channels with R&D to capture customer needs and requirement spec. Work with R&D to enhance and improve PEGASUS/PVS, positioning it as a leading edge Physical Verification tool Position Requirements B.S. in Electrical Engineering (EE), Computer Science (CS), or related area (or equivalent) and 3 - 5 years of experience with Physical Verification tool support/development OR M.S. in EE or CS, or related area (or equivalent) and 1 - 3 years of experience with Physical Verification tool support/development Profound knowledge with Foundry Design Rules and semiconductor fabrication process Ability to develop PEGASUS/PVS rule deck for worldwide foundries, ensuring quality, performance, and compliance with schedules and qualification requirements. Proficiency in TCL and PERL scripting is required Strong English communication skills. Software development experience preferred; familiarity with Cadence SKILL programming is a plus. Experience with IC design and CAD support is advantageous.
應徵
10/13
新竹市3年以上大學
1. Deliver the power analysis (IR-drop/EM) methodology and flow 2. Develop or integrate digital design flow/tools with Cadence methodologies and technologies 3. Collaborate with R&D and customers to deliver high quality Cadence Voltus Platform solutions to mutual customers. 4. To support key customer engagements on the business increase. 5. Have real design experience on Power Network analysis 6. To play a leading role among other team members, while receive little instruction on routine and general assignments. 7. Ability to analyze, communicate and lead resolution of complex technical issues for customers and team members. 8. Proactively seeks more information to address issues/problems. Understands how and where to obtain and utilize resources effectively to resolve issues and problems
應徵
09/30
新竹市2年以上碩士以上
Job Description: At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology. Virtuoso Custom Layout Interactive and Assisted Route team is looking for exceptional individuals skilled in C++ development, IC layout techniques and custom circuit design. You'll focus on Virtuoso interactive and assisted route software development. You're also responsible for implementing, verifying and maintaining physical design software modules for custom integrated circuits in the Advance Node areas of Virtuoso Layout Suite. Requirements: 1) MS/PhD in EE/ECE/CS graduate or BS with at least 2 years software development experience. 2) Strong C++ development and object oriented design skills. 3) Software development experience in EDA is preferred. 4) Experience with UNIX and/or LINUX software development platforms. 5) Good English communication skill. 6) Familiarity with Cadence's Virtuoso layout framework, SKILL language programming or OpenAccess database will be a plus We're doing work that matters. Help us solve what others can't.
應徵
10/28
新竹縣竹北市5年以上碩士
Our Purpose: TERADYNE, where experience meets innovation and driving excellence in every connection. We are fueled by creativity and diversity of thought and in our workforce. Our employees are supported to innovate and learn something new every day. We cultivate a culture of inclusion for all employees that respects their individual strengths, views, and experiences. We believe that our differences enable us to be a better team – one that makes better decisions, drives innovation and delivers better business results. Opportunity Overview: • Provides test solutions, test programs development and production support for customers products or IP. • Perform test correlation and data analysis, support release for production. • Provides technical support in sales presentations, product demonstrations. • Provides software/hardware development and consultation. • Develop tools to support customer test program generation and data analysis. • Provides technical expertise and value to customers. • Provide training, test solutions, test program release and troubleshooting to customers via on-site, remote or overseas travel. • Provides answers to customer inquiries concerning system software and applications. • Build application solutions based on customer requirements enhancing the product performance allowing it to become the platform of choice (design-ins). *本公司待遇優,並提供完整培訓計畫,歡迎有半導體測試開發經驗工程師加入本公司行列!
10/29
新竹市經歷不拘大學
(1)Must have BS in CS/EE of relevant experience in IC design field. (2)Familiar with IC design flow, placement and route (P&R), and layout. (3)Circuit knowledge and logic design relevant experience would be a plus.
應徵
10/23
新竹市5年以上碩士以上
Overview: The Senior TCAD Engineer will be a key member of our technology development team, responsible for advanced modeling and simulation of semiconductor devices and fabrication processes. This role involves defining and executing TCAD projects for novel device architectures, optimizing performance, and analyzing results to guide process integration and design teams. Key Responsibilities: • Develop and validate TCAD models for advanced technology nodes. • Run simulations to assess device performance (IV, CV, breakdown, reliability). • Interpret results to guide design and process improvements. • Collaborate with engineering teams to align on technology roadmap. • Act as TCAD expert and provide technical support. • Automate simulation tasks using scripting (Python, Perl, TCL). • Compare simulations with silicon data and resolve discrepancies. • Prepare technical reports and present to cross-functional teams. • Stay updated on TCAD trends and enhance modeling capabilities. • Mentor junior engineers and contribute to IP development. Qualifications: • 5+ years of hands-on experience in TCAD process and device simulation within the semiconductor industry. • Deep understanding of semiconductor device physics and fabrication processes. • Expertise with commercial TCAD simulation tools such as Synopsys Sentaurus or Silvaco Atlas. • Proficiency in scripting languages (e.g., Python, Perl, TCL) for tool automation. • Experience with analog focused process technologies, particularly high voltage transistors such as drain extended CMOS or LDMOS devices.
應徵
10/28
新竹縣竹北市5年以上碩士以上
1. 參與公司數位後段設計 之產品開發 2. 熟悉與維護 並參與 新流程之開發
應徵
10/27
新竹市經歷不拘碩士以上
【產品線描述】 Smart TV Solutions:提供TVSoC、MEMC/FRC及面板相關顯示裝置的控制晶片 ASIC Solutions:提供智能手機、智能電視、電競螢幕、AI Server等產品各種ASIC(包含CoWoS/ChipLet平台)解決方案 【工作說明】 主要負責SoC/ASIC相關: 1. Front-End (Tuner+Demod) 硬體線路設計,Layout review及電性調測 2. 客戶端相關於Front-End的技術支援及PCBA Pre-Test 3. Demod/PCIe/CXL IPs於FPGA及IC的測試平台開發及驗證 4. Analog IP (Demod_ADC. PCIe_PHY..) 相關驗證 5. TCON (CTG, RGB_Capture....) IPs相關驗證 6. PCIe/CXL相關主機/裝置系統相容性測試驗證 【必要條件】 1. 如資工又具備硬體基本技能背景尤佳 2. 相關TV SoC/ASIC開發/驗證/客戶支持工作經驗 3. 熟悉相關射頻(網路/頻譜分析儀)以及R&S SFU/BTC信號產生器, PCIe/CXL協定分析儀..等儀器的使用操作 4. 具自動化程式設計(LabView/MatLab/Python..)開發能力或經驗 5. 具相關TCON 及 PCIe 高速介面及controller(s)驗證經驗者尤佳
應徵
10/21
新竹市經歷不拘大學
Position Responsibilities Deliver the certification of the Cadence Innovus Platform on cutting-edge foundry process technologies, ensuring optimal performance and reliability. Collaborate closely with Cadence RD and foundry partners to deliver robust, high quality digital design solutions that meet the evolving needs of mutual customers Analysis, communication, and resolution of complex technical challenges encountered by foundry customers, ensuring timely and effective support. Position Qualifications Computer science or EE related Being familiar with Cadence Innovus digital implementation technologies is much preferred Effective interpersonal communication and analytical skills are essential Good communication of oral and written English is required Passion, patience, teamwork, and customer focus. “Can-Do” attitude
應徵
10/27
台北市內湖區經歷不拘大學
1. Knowledgeable in power analysis and IR/EM methodologies, with hands-on experience using Ptpx, Redhawk, or Voltus for power and IREM evaluation. 2. Familiar with the integrated circuit (IC) design flow, capable of performing design, optimization, and verification using tools such as ICC2 or INNOVUS. 3. Experience in developing automation scripts using Python, Perl, TCL, or Shell is a strong plus. 4. Experienced in IO/IP planning, including bump/PAD placement and RDL routing is a plus. 5. Experienced in fundamental circuit structures (e.g., standard cells, IO), with the ability to simulate basic circuits using Hspice or Spectre is a plus.
應徵
10/23
新竹縣竹北市經歷不拘碩士以上
1. Knowledge and experience of circuit design guideline, latch up, EM and ESD checking rule. 2. Calibre DRC/LVS/PERC Command File maintain and writing. 3. Physical Verification flow enhancement and deployment. 4. CAD Utility development. 5. Soft skill ability like TCL, Perl, shell script
應徵
10/29
聚睿電子股份有限公司其他電子零組件相關業
新竹市5年以上碩士以上
對以下項目有相關經驗,或有興趣者,歡迎來信洽談 • 類比及數位電路特性驗證經驗 • 使用FPGA 驗証,熟悉soc開發平台 • 制定驗證計畫、設計驗證方法、分析數據資料 • 開發自動化驗證輔助工具
應徵
10/27
新竹市1年以上碩士以上
【產品線描述】 專注於提供高效能高品質的IC解決方案,涵蓋TV SoC及ASIC領域,並透過深厚的軟體技術優勢,確保產品的市場競爭力。 ■ TV SoC 軟體解決方案: 智慧電視系統整合、影像與音訊處理優化、AI 影像增強、多媒體與串流服務支援 ■ ASIC 軟體解決方案: 高效能低功耗設計、相機與影像處理技術、深度學習推理引擎、高效能計算架構、開發工具鏈 【工作說明】 1. 軟韌體開發 2. 協同客戶開發建構Smart TV 系統 3. 單晶片系統整合 【必要條件】 1. 碩士以上,電子、電機、資工、控制.. 等理/工學院相關科系畢業 2. 具備程式開發能力 3. 能配合工作需求出差
應徵
10/27
新竹市經歷不拘碩士以上
1. Device characterization and test key design. 2. 元件量測並提供desinger相關規格數據 3. 記憶體陣列設計
應徵
10/25
緯創軟體股份有限公司電腦軟體服務業
新竹縣竹北市2年以上專科以上
【工作內容】 • 我們正在尋找具備先進製程經驗的 IC Layout 工程師,加入團隊後可以參與高階SoC /Analog IP 的實體實現,並負責以下工作: -Mixed-Mode FinFET Layout 設計與繪製,確保電路佈局在效能、面積與可靠性之間取得最佳平衡。 -進行 FinFET 製程相關的 DRC / LVS / ERC 驗證,確保設計符合法規與 Foundry 要求。 -熟悉 XRC & EM/IR 分析流程,進行可靠性評估,並針對潛在問題提出改善方案。 【職務條件】 • 必備條件:具備 FinFET 製程經驗,能獨立進行版圖設計與驗證。 -具備類比電路佈局經驗,了解電路特性與佈局考量,能與設計工程師密切合作。 -具備良好的溝通能力與團隊合作精神,能在專案時程內交付高品質成果。
應徵
10/26
新竹縣竹北市1年以上碩士
1. Project execution: DFT structure design and test pattern generation 2. Flow support: DFT flow enhancement and automation 3. ATPG related task and chip debugging support
應徵