1. Project integration support & implementation, to deliver qualified nestlist from RTL.
2. preSTA/SYN/LEC/postSTA/etc. EDA flow execution and enhancement
3. Timing & power closure
4. Schedule control, netlist optimization, flow coordinator
歡迎2026年畢業並正在找尋研發替代役的同學申請!
職位選擇:
Direction 1: Physical Design Engineer
Direction 2: ASIC Physical Design Engineer
Direction 3: DFX Engineer
Direction 4: CAD Tools Development Engineer
Direction 5: Design Verification Engineer
What you’ll be doing:
Key Domains:
• Physical and ASIC Design Implementation
• Backend and Layout Optimization
• Design-for-Excellence (DFX: Test, Manufacturability, Debug)
• Development of CAD/EDA Automation Tools
• Functional and Formal Design Verification
What we need to see:
• MS degree from EE/CS or related majors from a prestigious university.
• Good knowledge in digital circuit design.
• Experience in using Verilog HDL.
• Experience in various EDA tools.
• Fluent in English reading and writing.
• Self-motivated, good team player.
Ways to stand out from the crowd:
• Proven ability to work independently as well as in a multi-disciplinary group environment
• Good command of C/C++ or Verilog programming language.
• Familiar with Perl/Python/Tcl/Shell scripting
應徵方式:
請提供以下資料:
• 英文個人履歷
• 學士+碩士成績單 (中英文皆可)
提交申請:
請將上述資料投遞至104,符合資格者將會收到進一步的聯繫通知。
※ Job Contents:
1. DDR/HBM controller IP design
2. DDR/HBM IP customer support
3. Execute digital IP front-end flow
※ Requirements:
1. 3-years digital IC design experiences
2. Senior/Technical Manager: 8-years digital IC design experiences
3. Familiar with DDR protocol is a plus
4. Familiar with AMBA interface is a plus
5. Familiar with IC front-end design flow such as Lint/CDC, Synthesis, LEC/formality, PrimeTime STA is a plus
Responsible for digital IP coding and micro-architecture design of low-power, high-performance LLM inference accelerators. Drive mapping of lightweight frameworks such as llama.cpp onto NPU, plan compute/memory subsystems, and optimize quantization & KV-cache for production-ready LLM SoCs. Write RTL specs and guide DV plans and P&R convergence for PPA targets.
1. 研讀規格。
2. IC數位邏輯線線路的研發設計。
3. IC數位邏輯線路模擬與合成。
4. FPGA的合成規劃與測試驗證。
5. IC的靜態時序分析 (Static Timing Analysis)。
6. IC佈局後的線路模擬。
7. 撰寫IC規格設計書。
8. IC的除錯與工程變更修改。
9. 協助系統應用部門的進行IC驗證版的規劃。
Design CPU functional units.
Responsibilities
Defining micro-architecture of the functional units
Writing RTL codes of the functional units
Writing documents of the function units
Working with cross-division teams to resolve functional, performance, power, and frequency issues related to the functional units
Qualifications
Available to start work three months after being hired.
3+ years of recent experience with Verilog logic design
Knows CPU micro-architecture, e.g. instructions, pipeline, caches, MMU
Knows power consumption of digital circuits
Good communicator in verbal and writing in English
[job description]
Wolley is seeking candidates for a digital design engineer position. You will join an experienced team designing next-generation memory, storage controllers, and high-speed interface standard.
You will also contribute to design concept discussion, architecture definition, as well as design implementation.
‧ Architecture design and RTL implementation
‧ System bus and related peripheral designs
‧ SoC and emulation platform design
‧ SoC system performance analysis
[Requirement]
1. Bachelor's or Master's degree in Electrical Engineering or related fields
2. Familiar with RTL design, SystemVerilog, front-end design flow
3. The following working knowledge is desired:
* Python programming
* TCL scripting
* Universal Verification Methodology (UVM)
* Low power design and analysis