【工作內容】
• Work with team members and apply current functional verification techniques to perform and improve pre-silicon verification quality and product Time to Market
• Provide the technical leadership to the DV team for the project
• Work independently on various DV tasks and provide technical guidance to the DV team.
• Be involved technically in the porting/creation of the DV environment for the new design, block and chip level test plan creation and implementation, coverage analysis, and regression cleanup
【職務條件】
• Master’s degree in Electrical Engineering, Computer Science, or related.
• Good understanding of ASIC design verification flow.
• RTL coding with Verilog/System Verilog and familiar with front-end design flow and C/C++ programming experiences.
• Knowledge of Perl, OVL, SVA, SV, UVM, OVM, script programming, etc.
【其他條件】
• MSEE with a minimum of 5 years, or BSEE with a minimum of 8 years of experience in digital ASIC/SOC design verification
• MS/BS degree in EE or CS with expertise in digital IP/SOC design verification.
1. Architecture design and RTL implementation of Automotive/Smartphone chipset
2. SoC system power and performance analysis
3. SoC system bus and memory subsystem design, integration, and modeling
4. SoC low power design, integration, and modeling
5. SoC functional safety analysis, design, integration, and modeling
6. SoC cyber security analysis, design, integration, and modeling
Design CPU functional units.
Responsibilities
Defining micro-architecture of the functional units
Writing RTL codes of the functional units
Writing documents of the function units
Working with cross-division teams to resolve functional, performance, power, and frequency issues related to the functional units
Qualifications
Available to start work three months after being hired.
3+ years of recent experience with Verilog logic design
Knows CPU micro-architecture, e.g. instructions, pipeline, caches, MMU
Knows power consumption of digital circuits
Good communicator in verbal and writing in English
ASIC design engineer responsible for post-RTL design flow.
He/She will be responsible for block and /or chip level synthesis, timing closure, DFT generation, and ECOs.
The responsibilities include but are not limited to.
• Improve the design methodology and flow.
• Synthesis, timing closure, and DFT support for various types of SerDes IPs ranging from 10Gbps to 224Gbps data rates for different applications.
• Collaborate with Analog/Digital design teams to deliver competitive SerDes IP solutions for all the Marvell product lines.
• Provide support to the product teams, for both pre and post-silicon
The successful candidate will work with team members and apply his/her design techniques to work on different phases of complex logic design for ASIC/SOC project. The role will include working on the following tasks from time to time: HDL coding, documentation, RTL quality check, cooperate with back-end engineer etc.
【Key Responsibilities】
- Responsible for front-end digital logic design in ASIC/SOC projects.
- Perform HDL coding (Verilog/SystemVerilog).
- Prepare and maintain design documentation (specifications and design documents).
- Conduct RTL quality checks (Lint, CDC, power analysis, etc.).
- Collaborate with Backend/Physical Design engineers to achieve timing closure.
【Core Requirements】
- Education/Experience: Master’s degree with ≥ 2 years, or Bachelor’s degree with ≥ 3 years of digital ASIC/SOC design experience.
- RTL Design: Proficient in RTL coding using Verilog/SystemVerilog or VHDL.
- TO / Front-End Flow: Familiar with front-end design flow, including synthesis, Lint, CDC, and STA.
- EDA Tools: Experience with tools such as Lint, CDC check, and PrimeTime PX (power analysis).
- Documentation: Ability to write design specifications and technical documents.
- Collaboration: Work closely with the Design Verification (DV) team on IP verification.
【Preferred Qualifications】
- Familiarity with CPU architectures (x86/ARM/8051).
- Knowledge of AMBA bus protocols (AXI/AHB/APB).
- Understanding of PCIe protocol.digital IP/SOC design verification.
【在華邦,學習不設限,讓AI技術力與你的未來力同步成長!】
我們深信「人才永續」是企業創新的核心動能。華邦持續投資於數據素養與AI應用的培育,支持每一位人才掌握AI與數據應用的核心能力。
.內部學習平台提供超過4,000堂線上課程,其中包含近850堂資料科學、人工智慧、數據思維與程式技術等多元主題,支援彈性自主學習
.建立跨部門的 AI實作班與技術社群,定期舉辦研習與交流活動,讓知識轉化為實戰力
.完善數據應用學習資源,結合資料呈現(Power BI、Tableau)、資料處理(Python、JMP)、流程自動化(Power Automate、UiPath)、AI助手(Copilot),協助同仁有效以數據驅動決策與創新。
.搭配專業語言學習平台,提供學習補助與資源,鼓勵同仁持續進修,拓展國際視野
無論你是技術新秀還是資深專才,華邦鼓勵所有領域都能與AI結合,與國際接軌。持續精進、突破自我!
【邀請您將104履歷同步上傳至華邦官方網站,將使您的履歷優先被主管看見】此職缺履歷登錄網址:https://bit.ly/4lHkbzD
[工作內容]
1. Responsible for design and development of digital ICs, including Verilog RTL coding, functional verification, and optimization.
2. Participate in the complete ASIC design flow: specification, RTL design, synthesis, static timing analysis, and physical design handoff.
3. Perform Design-for-Test (DFT) implementation, including scan insertion and MBIST, to support manufacturability and testability.
4. Support SoC integration, including bus protocols (AMBA) and high-speed interfaces (PCIe, SerDes).