(1)Must have BS in CS/EE of relevant experience in IC design field.
(2)Familiar with IC design flow, placement and route (P&R), and layout.
(3)Circuit knowledge and logic design relevant experience would be a plus.
Job Description
We are seeking a highly skilled ASIC Verification Engineer to join our team in Chupei, Taiwan. In this role, you will be responsible for developing and implementing comprehensive verification strategies for complex ASIC designs, ensuring the highest quality and reliability of our semiconductor products.
Develop and execute verification plans for complex ASIC designs
Create and maintain testbenches using SystemVerilog and UVM
Design and implement efficient verification environments
Perform functional and formal verification of digital designs
Develop automated test scripts to improve verification efficiency
Analyze and debug design issues identified during verification
Collaborate with design engineers to resolve functional discrepancies
Generate detailed verification reports and documentation
Stay updated with industry trends and emerging verification methodologies
Contribute to the continuous improvement of verification processes and tools
Qualifications
Bachelor's or Master's degree in Electrical Engineering, Computer Engineering, or related field
5+ years of experience in ASIC verification with strong proficiency in SystemVerilog and UVM
Experience with Verilog, VHDL, and industry-standard simulation tools (e.g., Synopsys VCS, Cadence Xcelium)
Experience of CPU, GPU, NPU or HBM verification
Knowledge of formal verification techniques and tools
Strong debugging, problem-solving, and analytical skills
Solid understanding of digital logic design, computer architecture, and communication protocols
Excellent organizational skills with strong attention to detail
Good communication and teamwork skills in a fast-paced environment
1.Support and maintain EDA tools and flows used in the digital IC implementation.
2.Design and develop methodologies, automation scripts, and design flow.
3.Manage version control system (Git/SVN), issue tracking system, and CI/CD flow.
[Requirement]
1.Python/Perl/TCL/Shell programming skills.
2.Familiar with EDA tools for IC design flow.
3.Basic knowledge of Verilog or SystemVerilog HDL.
1. Design verification with SystemVerilog/UVM, C/C++
2. Integration test environment with VIP
3. Develop checker and scoreboard.
4. Verify design with SystemVerilog assertion.
5. Test plan for a verification task.
[Requirement]
1. Familiar with SystemVerilog HDL, OOP, Python, TCL, and shell programming.
2. Better to have SoC design and bus concept.
1. Front-end IC design flow development/maintain/support
2. Experience in front-end design flow and familiarity with Prime Time,Prime Closure,Fusion Compiler.
3.Good understanding of timing sign off,constraint and timing closure methodology.
Job Description:
In this position the individual will develop test environment, test plan, and test cases based on the product specification and related industrial standards. The individual will require initiating a test plan review with the team and updating the test plan accordingly. The candidate will require executing and developing the test cases based on test plan, debugging and reporting the test result to achieve full function coverage goal. The individual will require developing ASIC bench functional test programs and doing ASIC bring-up and ASIC bench testing.
The ideal individual must have proven ability to achieve results in a fast moving, dynamic environment. The candidate must have ability to coordinate priorities and initiatives and clear communication skill.
【工作內容】
• Work with team members and apply current functional verification techniques to perform and improve pre-silicon verification quality and product Time to Market
• Provide the technical leadership to the DV team for the project
• Work independently on various DV tasks and provide technical guidance to the DV team.
• Be involved technically in the porting/creation of the DV environment for the new design, block and chip level test plan creation and implementation, coverage analysis, and regression cleanup
【職務條件】
• Master’s degree in Electrical Engineering, Computer Science, or related.
• Good understanding of ASIC design verification flow.
• RTL coding with Verilog/System Verilog and familiar with front-end design flow and C/C++ programming experiences.
• Knowledge of Perl, OVL, SVA, SV, UVM, OVM, script programming, etc.
【其他條件】
• MSEE with a minimum of 5 years, or BSEE with a minimum of 8 years of experience in digital ASIC/SOC design verification
• MS/BS degree in EE or CS with expertise in digital IP/SOC design verification.
Join our verification team to ensure the quality and reliability of SoC-level IP used in next-generation automotive systems. You will develop UVM-based environments, drive functional and safety verification, and collaborate with cross-disciplinary teams to deliver ISO 26262-compliant silicon.
1. Plan & execute verification of automotive-grade IP at block, subsystem, and full-chip levels
2. Develop UVM test environments, scoreboards, and coverage to meet quality and safety goals
3. Create diagnostic and stress tests for pre-silicon and post-silicon validation, ensuring performance and robustness under corner conditions
4. Collaborate with design, DV, and safety teams to define verification strategies, close code/functional coverage.
5. Drive continuous automation of regression, data mining, and result visualization to accelerate tape-out readiness