Job description
Join our innovative team specializing in cutting-edge embedded memory solutions. We are seeking Analog Circuit Engineers to play a key role in the design and development of high-performance embedded DRAM and associated peripheral circuits.
In this position, you will be responsible for the complete cycle of DRAM circuit design and simulation verification. Your tasks will involve developing novel circuit topologies, transistor-level design, optimizing performance metrics, and ensuring robust functionality through extensive simulations using industry-standard EDA tools.
Required qualifications include a strong technical background in Electrical Engineering, Electronics Engineering, Computer Engineering, Physics, or a closely related field. Candidates must possess demonstrated, significant experience in DRAM circuit design and comprehensive simulation verification methodologies.
Ideally, candidates will have proven design experience in specific DRAM-related circuit blocks, including but not limited to:
Row and Column Decoder circuits
Control path logic
DC-DC converters, Charge Pumps, and Bandgap References
Delay Locked Loops (DLLs) and Phase Locked Loops (PLLs)
Negative voltage generators (NVG) and other critical peripheral circuits
This is an excellent opportunity to contribute to state-of-the-art embedded memory designs in a dynamic, collaborative environment. If you are a skilled analog designer passionate about solving complex challenges in DRAM circuitry, we encourage you to apply and help shape the future of embedded memory technology.
類比電源IC設計、電路模擬、IC驗證、熟悉佈局規劃及良率提升。
熟悉下列產品的開發及設計:
1.Buck/Boost/Buck-Boost controller/converter
2.LDO/ Power Switch/ OPAMP/
3.Switching Charger IC
4.High voltage Gate Driver for Motor
5.Low voltage Gate Driver
可依應徵者居住地決定上班地點,分為
1.新北汐止辦公室(台灣科學園區T3館)
2.新竹竹北辦公室(富翼大樓)
We are seeking a skilled Analog IC Design Engineer with expertise in MIPI TX/ PLL design and sensor readout circuits. The ideal candidate will possess a strong foundation in analog design and a passion for developing cutting-edge solutions in a collaborative environment.
1.Design and implement MIPI TX and PLL circuits for high-speed data transmission.
2.Develop charge pump and LDO (Low Dropout Regulator) circuits to ensure efficient power management.
3.Design and optimize oscillator (OSC) circuits for precise timing applications.
4.Create sensor readout circuits, including CDS (Correlated Double Sampling), TDC (Time-to-Digital Converter), ramp circuits, DAC (Digital-to-Analog Converter), and comparators.
5.Collaborate with system engineers to define specifications and ensure alignment with overall project requirements.
6.Perform circuit simulations and analyses using tools such as Cadence, Spectre, or HSPICE.
7.Conduct design verification and validation through prototyping and testing.
8.Optimize designs for performance, power efficiency, and reliability.
9.Participate in design reviews and contribute to project documentation.
10.Provide support during the layout and fabrication process.
Preferred Qualifications:
1.Familiarity with IP design principles.
2.Experience with mixed-signal circuits.
3.Knowledge of low-noise and high-speed design techniques.
【工作職責 (Responsibilities)】:
★ Build & innovate on high-speed analog/mixed-signal circuits such as PCIe/DDR/HDMI... transmitter and receiver in deep sub-micron CMOS technology for integration in SoC products.
★ Work with digital team on specification definition
★ Create behavior model for analog/digital evaluation
★ Compliance test for SerDes IP
【符合條件 (Qualifications)】:
★ Familiar with high speed SerDes specification
★ Familiar with IC/SoC design flow
★ Familiar with analog simulation flow
★ Experience SerDes analog blocks design
★ Must be good team player
【必須條件 (Minimum Qualifications)】:
★ Familiar with Audio analog IP design, such as Preamp/DAC/ADC (including SAR and DSM)
【優秀條件 (Preferred Qualifications)】:
★ Familiar with controller integration
★ Familiar with other baseband analog IP design, such as BGAP/LDO/XTAL/PLL, etc.
★ Familiar with ESD, Latch up, I/O
★ Familiar with layout flow
We are looking for a proactive and challenge-driven engineer to join our memory design team. This role primarily focuses on gate-level simulation and functional verification to ensure product quality and alignment with specifications.
【Key Responsibilities】
1. Memory circuit design and verification.
2. Gate-level verilog simulation against to the datasheet.
3. Failure mode analysis.
【Qualifications】
1. Experience in SRAM, DRAM, or other memory product design.
2. Solid understanding of digital circuit design and Verilog HDL.
3. Experience with simulation and debugging, able to work independently.
4. Hands-on experience in failure mode analysis is a plus.
5. Deep RTL design experience is not required, but strong gate-level simulation and verification skills are essential.
具備1~4之中1種以上的設計經驗。
1. 放大器應用電路; band-gap, op-amp, filter, etc.
2. 電源類比電路: DCDC, LDO, charge-pump, etc.
3. 信號處理電路: SAR ADC, sigma-delta ADC, DAC, etc.
4. 時脈產生電路: PLL, DLL, frequency synthesizer, etc.
Digital IC design engineer
- Familiar with Verilog RTL coding
- Familiar with digital design flow (pre-layout simulation, timing constraint, synthesis, post-layout simulation)
- Will be working on high speed Serdes IPs
- Experience or interest in all-digital PLLs or clock-data recovery circuits is a big plus