The successful candidate will work with team members and apply his/her design techniques to work on different phases of complex logic design for ASIC/SOC project. The role will include working on the following tasks from time to time: HDL coding, documentation, RTL quality check, cooperate with back-end engineer etc.
【Key Responsibilities】
- Responsible for front-end digital logic design in ASIC/SOC projects.
- Perform HDL coding (Verilog/SystemVerilog).
- Prepare and maintain design documentation (specifications and design documents).
- Conduct RTL quality checks (Lint, CDC, power analysis, etc.).
- Collaborate with Backend/Physical Design engineers to achieve timing closure.
【Core Requirements】
- Education/Experience: Master’s degree with ≥ 2 years, or Bachelor’s degree with ≥ 3 years of digital ASIC/SOC design experience.
- RTL Design: Proficient in RTL coding using Verilog/SystemVerilog or VHDL.
- TO / Front-End Flow: Familiar with front-end design flow, including synthesis, Lint, CDC, and STA.
- EDA Tools: Experience with tools such as Lint, CDC check, and PrimeTime PX (power analysis).
- Documentation: Ability to write design specifications and technical documents.
- Collaboration: Work closely with the Design Verification (DV) team on IP verification.
【Preferred Qualifications】
- Familiarity with CPU architectures (x86/ARM/8051).
- Knowledge of AMBA bus protocols (AXI/AHB/APB).
- Understanding of PCIe protocol.digital IP/SOC design verification.
1. USB4/USB3/DP/HDMI/PCIe or high speed serial IO controller development
2. IP integration and going with Design quality check flows
(e.g. Lint/CDC/Synthesis/LEC …)
3. Familiar with Xilinx FPGA implementation flow for bit file generation
4. Experience in Xilinx FPGA GTY/GTM Transceivers Controlling is a plus
5. Familiar with Advanced Node Low Power Serial Link and IO/Network Architecture
Working Location : Taipei / HsinChu
Job Description
1. SoC chip integration from RTL to gate level including timing closure and DFT
2. Digital design methodology integration and QC flow improvement
[Responsibilities]
★ Experienced in ISP (Image Signal Processing)
★ Plan design architecture.
★ Develop high quality digital design.
★ Be familiar with IC design flow.
[Minimum Qualifications]
★ Outstanding problem analysis and debugging skills.
★ Experienced in C language.
★ Experienced in Verilog RTL language
★ Experienced in digital IC design front-end flow
★ Experienced in CAD tool usage such as simulation tool, linting tool, synthesis tool, member compiler
[Preferred Qualifications]
★ Nice to have experiences in scripting language.
★ Nice to have experiences in FPGA flow
1. Participate in digital design specification, architecture definition, and microarchitecture planning.
2. Conduct FPGA prototyping, testing, and debugging of digital IP designs.
3. Collaborate closely with analog/mixed-signal design teams, firmware engineers, and system engineers to ensure successful product integration.
4. Develop, implement, and verify RTL code (Verilog/SystemVerilog) for high-speed Serdes interfaces including USB, DP, HDMI, DDR and PCIe.
1.Work with Hardware, BIOS ,BMC, and Firmware team for CPLD design, validation, and maintenance
2.Develop Server production power on sequence control logic by CPLD / FPGA
3.Implement new technology and design concept in CPLD / FPGA
Design test plan, development specification, and issue tracking.
【工作內容】
• Work with team members and apply current functional verification techniques to perform and improve pre-silicon verification quality and product Time to Market
• Provide the technical leadership to the DV team for the project
• Work independently on various DV tasks and provide technical guidance to the DV team.
• Be involved technically in the porting/creation of the DV environment for the new design, block and chip level test plan creation and implementation, coverage analysis, and regression cleanup
【職務條件】
• Master’s degree in Electrical Engineering, Computer Science, or related.
• Good understanding of ASIC design verification flow.
• RTL coding with Verilog/System Verilog and familiar with front-end design flow and C/C++ programming experiences.
• Knowledge of Perl, OVL, SVA, SV, UVM, OVM, script programming, etc.
【其他條件】
• MSEE with a minimum of 5 years, or BSEE with a minimum of 8 years of experience in digital ASIC/SOC design verification
• MS/BS degree in EE or CS with expertise in digital IP/SOC design verification.