104工作快找APP

面試通知不漏接

立即安裝APP

「(Senior) Digital Circuit Design Engineer-數位IC設計工程師」的相似工作

光程研創股份有限公司
共501筆
精選
同亨科技股份有限公司電腦及其週邊設備製造業
新竹市3年以上大學
1.負責產品的轉移及新產品導入。EVT階段問題RC/CA 真實性及有效性review,DVT階段試產及問題發現並協助解決,確保無設計相關問題遺漏到量產,負責產品release 把關。 2.負責產品試產及技術支援,對電子方面的不良狀況進行分析並提出解決辦法。 3.建立並維護產品的BOM。 4.工程變更的提出與執行,及時有效;零件承認及EC task完成時效性。 5.Second source評估與驗證,EC導入后不可有批量性和可靠性問題。 6.協助機構工程師制作標準工程樣機,負責衍生性產品的EE部分的建立及維護,協助機構工程師進行客戶樣機的試產製作。 7.量產過程中通過POMS數據,不斷提升產品生產良率、產線OQC及RMA EE相關異常分析及處理。 8.量產階段及客戶樣品的軟體信息確認。
應徵
10/29
新竹市3年以上碩士以上
我們在尋找具備一定基礎的數位電路前端設計師加入我們的團隊。負責從 RTL 到 Netlist 的完整設計流程,並確保在設計符合市場需求規格的同時,達成高性能、低功耗及面積優化的需求。因此該職位需要了解 IC設計流程,以及業界主流 EDA 工具的實際應用經驗。 工作職責 - 根據設計規格撰寫 RTL - 根據驗證需求建構 verification environment - 執行功能驗證,確保設計的正確性和完整性 - 使用工具生成符合時序、功耗和面積要求的 netlist - 使用工具進行靜態時序分析,確保設計符合時序要求 - 配合前後端工程師,協助完成佈局與布線流程,並確認產出之電路在時序、功耗等方便符合規格 - 分析並解決設計中的時序、功耗及訊號完整性問題
應徵
11/03
新竹市6年以上大學以上
Job Description: Microchip’s Wireless Solutions Group is seeking a FPGA engineer to support SOC development for our next generation, mixed signal, wireless products. The role will focus on the areas of RTL design, FPGA synthesis and FPGA system bring-up, debug and validation. It will require a proactive candidate with a proven record of success in cross functional and cross site team environments. Key Responsibilities: • Collaborate with the design team to develop and optimize the RTL for FPGA , ensuring its efficiency and functionality. • Conduct FPGA synthesis using industry-standard tools to transform RTL code into a target FPGA device. • Assist in the initial bring-up of the FPGA system, ensuring proper functionality and identifying and resolving any issues that may arise. • Perform through testing and validation of the SOC design, both at the RTL level and in the FPGA implementation, and resolve any bugs or issues that are discovered. • Collaborate closely with the FW (Firmware), Validation, and RF teams to successfully carry out FPGA system bring-up, debug, and validation activities.
應徵
10/30
新竹市經歷不拘碩士以上
1. 具備矽光子相關 EDA 版圖設計軟體 使用經驗(如 Cadence Virtuoso、Synopsys OptoDesigner、Luceda IPKISS 等)。 2. 熟悉矽光子 光學模擬與設計優化,能操作 Lumerical FDTD / MODE / INTERCONNECT 等模擬軟體,並具備量測與驗證能力。 3. 具備矽光子 / 光學測試 / 光學元件開發與設計相關經驗。 4. 具有良好的技術文件撰寫能力,能清楚表達設計思路與實驗結果。
應徵
10/26
新竹縣竹北市2年以上大學以上
This is a good opportunity to join a startup company working in UWB and Radar product. Co-work with ASIC design team for product development competive salary and startup package 工作內容: - 協助 Radar 定位演算法DSP實現及其驗證 - 協助數位晶片Serial介面(I2C/SPI)開發 - 協助產品驅動程式開發和相關測試 具備條件: - 具3年以上Digital IC design或FPGA開發相關經驗 - 熟悉RTL coding、simulation & synthesis流程及其開發工具使用 - 具C/C++ coding 和 debug 能力 - 能理解基礎數位運算原理如FIR IIR cordic佳
應徵
11/03
新竹縣竹北市3年以上碩士以上
電源管理IC介面設計以及系統整合.
應徵
08/27
新竹市2年以上碩士以上
負責IP開發、整合與偵錯 -- 利用Verilog/SystemC從事邏輯設計與數位系統設計,以相關自動化軟體進行電路合成及模擬驗證,並配合利用FPGA系統平台進行系統整合與測試驗證。
應徵
10/22
新竹縣竹北市6年以上大學以上
Job Description : • Design optimized digital blocks meeting functional, cost and low power constraints and ensure spec compliance. • Cover digital backend design from synthesis, upf, static timing analysis and logic equivalent checking. • Interface with P&R for digital hand-off and post layout verification. • Collaboration with analog engineers and test engineers on analog testability design and debugging. • Work closely with Application/GUI team in FPGA prototype and lab debugging. • Perform physical silicon device evaluation where necessary. Qualifications : • 8+ years of experience in ASIC/IC design with deep knowledge of whole IC design flow from RTL coding, synthesis, static timing analysis, logic equivalent checking to post-layout checking. • Experience in DFT or physical design is a plus. • Experience in FPGA prototype and lab equipment and lab debug is a plus. • Fluent in either Verilog RTL coding and ASIC design methodology. • Competence in developing design constraints for synthesis, STA and P&R handoff. • Ability to work both independently and part of a team. • Excellent interpersonal, organizational and communications skills.
應徵
11/03
新竹市經歷不拘碩士以上
歡迎對加入成長中的團隊有興趣的工程師,除了高薪資收入以外,還可以參與了解到產品規劃的歷程,在清楚需求的壓力下,團隊一同努力達成目標,搶佔市場,獲得更好的收入和成就感。 如您具備以下經驗或興趣,歡迎與我們聯繫: 1.具eDP或 MIPI 或 小尺寸LCD Driver IC 或 TCON設計經驗。 2.具影像壓縮算法及電路設計經驗。 3.具MCU產品相關設計經驗。 4.具FPGA驗證經驗,熟悉軟硬体介面運作。
應徵
11/02
緯創軟體股份有限公司電腦軟體服務業
台北市內湖區2年以上大學
The successful candidate will work with team members and apply his/her design techniques to work on different phases of complex logic design for ASIC/SOC project. The role will include working on the following tasks from time to time: HDL coding, documentation, RTL quality check, cooperate with back-end engineer etc. 【Key Responsibilities】 - Responsible for front-end digital logic design in ASIC/SOC projects. - Perform HDL coding (Verilog/SystemVerilog). - Prepare and maintain design documentation (specifications and design documents). - Conduct RTL quality checks (Lint, CDC, power analysis, etc.). - Collaborate with Backend/Physical Design engineers to achieve timing closure. 【Core Requirements】 - Education/Experience: Master’s degree with ≥ 2 years, or Bachelor’s degree with ≥ 3 years of digital ASIC/SOC design experience. - RTL Design: Proficient in RTL coding using Verilog/SystemVerilog or VHDL. - TO / Front-End Flow: Familiar with front-end design flow, including synthesis, Lint, CDC, and STA. - EDA Tools: Experience with tools such as Lint, CDC check, and PrimeTime PX (power analysis). - Documentation: Ability to write design specifications and technical documents. - Collaboration: Work closely with the Design Verification (DV) team on IP verification. 【Preferred Qualifications】 - Familiarity with CPU architectures (x86/ARM/8051). - Knowledge of AMBA bus protocols (AXI/AHB/APB). - Understanding of PCIe protocol.digital IP/SOC design verification.
應徵
10/30
新竹市5年以上大學以上
⚠️特別說明:此職位需on-site在新竹清大創新育成中心辦公室,無提供遠端工作條件。 ✅主要職責: 1. 高效能記憶體子系統(DDR/LPDDR Subsystem)之整合、開發與驗證。 2. 參與GenAI SoC設計,包括架構規劃、RTL設計、模擬與驗證。 3. 配合後端設計團隊,進行時序分析與設計優化。 5. 進行設計文件撰寫與維護,確保設計過程符合公司開發流程。 6. 針對客戶需求,進行系統分析與客製化設計開發。 ✅基本要求: 1. 電機、電子、資訊工程相關科系畢業,學士以上學歷。 2. 具備5年以上數位IC設計經驗。 3. 熟悉 DDR PHY 架構、控制器、timing calibration與 training 流程 4. 熟悉SoC Bus Fabric設計,具備AXI、AHB等匯流排介面經驗。 5. 熟悉RTL設計 (Verilog / System Verilog)。 6. 了解前端設計流程,包括模擬、合成、時序分析等。 7. 良好的問題分析能力,具備團隊合作精神。 ✅加分條件: 1. 有參與過 LPDDR Subsystem Integration與Silicon Tape-out 並成功量產 2. 熟悉 Synopsys LPDDR、Cadence GDDR IP/Subsystem 3. 熟悉 UPF、低功耗設計流程 4. 熟悉 DFT 、Scan、BIST ✅ Why Join Us 1. 與頂尖技術團隊共事,參與高效能 AI/高速記憶體解決方案開發 2. 自主創新文化,提供技術發揮與產品影響力兼具的工作環境
應徵
10/28
新竹市經歷不拘碩士以上
1. 數位設計電路開發與維護。 2. SoC系統設計電路開發與維護。 3. 數位設計與晶片系統設計技術諮詢。 4. 其它主管交辦事項。
應徵
10/29
創未來科技股份有限公司消費性電子產品製造業
新竹市經歷不拘碩士
##職務說明 1.被動元件設計與驗證: 設計並實作被動RF元件(如:RF Divider、Filter、Coupler等)。 2.主動元件設計與驗證: 負責元件電路板的設計、繪圖、測試與除錯。 3.測試流程設計與優化:規劃與執行測試流程,分析測試數據,提升測試效率與準確性,縮短測試時間。 4.文件撰寫與維護:編寫 測試計畫、測試規格、測試報告,確保測試流程標準化。 ##技能需求 1.電子、電機、資工相關科系畢業 2.熟悉 Python 或 C 語言,開發經驗佳。 3.具 RF 測試經驗(如 S11/S21 參數量測、頻譜分析、功率量測)者佳 4.邏輯清晰、學習能力強、積極主動,能夠跨部門溝通與協作
應徵
11/02
桃園市桃園區經歷不拘碩士以上
1. 進行成像光學、照明光學等系統模擬與分析 2. 定義產品之光學規格 3. 建立產品驗證test plan以及methodology,驗證產品之光學表現 4. 熟悉軟體工具如Zemax, TracePro, CodeV, AutoCAD, solidworks等
應徵
10/22
新竹市2年以上碩士以上
1.包含:Verilog IP設計與合成,whole chip的RTL/Pre-/Post-Sim/STA等。 2.與Backend人員合作chip implementation相關事項。 3.與生產工程人員合作生產測試相關事項。 4.需有數位IC電路設計經驗(2-7年)。 5.有參與32bit或8bit 的SoC chip design經驗尤佳。 6.有非同步數位電路設計經驗尤佳。
應徵
10/18
新竹縣竹北市經歷不拘碩士以上
Responsible for digital IP coding and micro-architecture design of low-power, high-performance LLM inference accelerators. Drive mapping of lightweight frameworks such as llama.cpp onto NPU, plan compute/memory subsystems, and optimize quantization & KV-cache for production-ready LLM SoCs. Write RTL specs and guide DV plans and P&R convergence for PPA targets. 1. 研讀規格。 2. IC數位邏輯線線路的研發設計。 3. IC數位邏輯線路模擬與合成。 4. FPGA的合成規劃與測試驗證。 5. IC的靜態時序分析 (Static Timing Analysis)。 6. IC佈局後的線路模擬。 7. 撰寫IC規格設計書。 8. IC的除錯與工程變更修改。 9. 協助系統應用部門的進行IC驗證版的規劃。
應徵
10/29
新竹市2年以上碩士以上
1.數位IP相關功能的設計與實現 2.數位IP仿真與FPGA驗證 3.數位IP/subsys/chip_top的前段整合流程signoff 4.ISO 26262 FMEDA 設計和品質改進 5.與第三方數位 IP 供應商合作
應徵
10/29
新竹市經歷不拘大學以上
Design CPU functional units. Responsibilities  Defining micro-architecture of the functional units  Writing RTL codes of the functional units  Writing documents of the function units  Working with cross-division teams to resolve functional, performance, power, and frequency issues related to the functional units Qualifications  Available to start work three months after being hired.  3+ years of recent experience with Verilog logic design  Knows CPU micro-architecture, e.g. instructions, pipeline, caches, MMU  Knows power consumption of digital circuits  Good communicator in verbal and writing in English
應徵
11/03
新竹市2年以上碩士以上
請務必投遞官網(13021): https://careers.synopsys.com/job/hsinchu/applications-engineering-staff-engineer/44408/87733350400 You Are: You are an innovative and resourceful engineer with a deep curiosity for solving complex technical challenges at the intersection of hardware and software. With a strong foundation in Electronic Engineering, Computer Science, or a related field, you are adept at leveraging your programming expertise—whether in Python, Tcl, Perl, or similar languages—to streamline and enhance engineering workflows. Your experience within UNIX/Linux environments equips you to navigate high-performance computing scenarios with ease. You thrive in collaborative, cross-functional teams and are energized by the opportunity to work closely with top-tier foundry partners and leading fabless companies. Your keen understanding of physical verification flows—such as DRC, LVS, PERC, FILL, and DFM—sets you apart, and you are eager to deepen your expertise in SoC physical design enablement, process effect analysis, and signoff. You are detail-oriented, capable of producing clear technical documentation, and communicate with clarity and empathy across diverse audiences. What You’ll Be Doing: 1.Delivering advanced physical verification solutions (DRC/LVS/PERC/Fill) for top-tier foundries and key fabless customers, ensuring high-quality silicon signoff. 2.Developing and validating process design kits (PDKs) and verification methodologies in collaboration with R&D and customer teams. 3.Partnering with R&D to innovate and improve Synopsys tools and flows, contributing to the evolution of physical verification technologies. 4.Providing hands-on customer support, troubleshooting issues, and delivering timely resolutions that enhance customer satisfaction and product adoption. 5.Coordinating with internal teams, including product managers and end-users, to align on best practices and ensure seamless integration of new technologies. 6.Documenting technical solutions, validation methods, and customer workflows for knowledge sharing and process improvement. 7.Staying up to date on industry trends and applying new insights to continuously optimize verification processes and tools. The Impact You Will Have: Accelerate the adoption and success of Synopsys physical verification products in leading-edge semiconductor manufacturing processes. Drive the development of robust PDKs and methodologies that enable customers to achieve first-time-right silicon. Enhance the quality and reliability of Synopsys verification tools through direct feedback and collaborative innovation with R&D teams. Strengthen Synopsys’ reputation as a trusted partner to top-tier foundries and fabless customers worldwide. Facilitate faster product cycles and reduced time-to-market for customers by delivering efficient and effective signoff solutions. What You’ll Need: BS or MS degree in Electronic Engineering, Computer Science, or a related field. Proficiency in at least one programming language, such as Python, Tcl, or Perl. Hands-on experience with UNIX/Linux environments and command-line tools. Familiarity with physical verification flows (DRC, LVS, PERC, FILL, DFM) and understanding of complex layout/electrical design rules. Strong investigative, analytical, and problem-solving abilities, with a passion for learning new technologies. Ability to produce clear, concise technical documentation and validation reports. Prior knowledge of tool/runset development/support and experience with SoC physical design is a plus.
應徵
10/27
新竹縣竹北市5年以上碩士
1. Project integration support & implementation, to deliver qualified nestlist from RTL. 2. preSTA/SYN/LEC/postSTA/etc. EDA flow execution and enhancement 3. Timing & power closure 4. Schedule control, netlist optimization, flow coordinator
應徵