1. Architecture design and RTL implementation of Automotive/Smartphone chipset
2. SoC system power and performance analysis
3. SoC system bus and memory subsystem design, integration, and modeling
4. SoC low power design, integration, and modeling
5. SoC functional safety analysis, design, integration, and modeling
6. SoC cyber security analysis, design, integration, and modeling
We are seeking a highly motivated Digital IC Design Engineer to join our dynamic team. The ideal candidate will have a strong background in digital design, a passion for innovation, and the ability to work collaboratively in a fast-paced environment.
1.Design and implement digital integrated circuits for low power MCU, including timing control, image processing, GPIO, and interface control.
2.Collaborate with cross-functional teams to define specifications and requirements.
3.Perform RTL design using VHDL/Verilog and simulation using tools such as ModelSim or VCS.
4.Conduct functional verification and validation of designs through simulation and formal methods.
5.Develop low power image processing and camera control algorithms, pipelines, and HW-friendly imaging technologies.
6.Hand on ISP block (AE, AWB, BPC, etc.) design and modification.
7.Optimize designs for performance, area, and power consumption.
8.Participate in design reviews and provide constructive feedback.
9.Assist in the integration and testing of digital systems.
10.Review technical literature, collect data, and specify solution options. Design, analyze, simulate, test, and document algorithm options.
11.Familiar with MIPI, I2C, serial, parallel output data control is plus.
12.Familiar with design flow and block integration is plus. (Required for manager)
13.Participate in system requirements definitions and schedule plan. ( Required for manager).
Preferred Qualifications:
1.Experience with low-power design techniques.
2.Knowledge of hardware description languages and electronic design automation (EDA) tools.
3.Familiarity with mixed-signal design concepts is a plus.
SOC-NxSOC(next generation) team is hiring both junior and senior engineers, whose work scope is implement methodology development and PPA optimization from RTL to GDS.
Join us, you will work together with expertise in all these areas; you will not only work for SOC development, but also enjoy and experience for all related products: smart phone/ tablet/ wearable/automotive etc.; you will work for the most advanced process/technology, the best chip in the world.
What you'll be doing:
- Methodology development at all stages, including synthesis, PnR, timing, IR, PV etc
- PPA optimization
What we need to see:
- BSEE, MSEE is preferred
- Project experience in IC design implementation
- Courses taken in circuit design, digital design
- Hand-on experience in EDA software from Synopsys (DC/FC-fe/FC-be/ICC2/PT/Formality),
Cadence (Innovus), Ansys(Redhawk/RHSC) is preferred
Ways to stand out from the crowd:
- Proficient user of Perl, Python or TCL is preferred
- Excellent English communication skill
【工作內容】
• Work with team members and apply current functional verification techniques to perform and improve pre-silicon verification quality and product Time to Market
• Provide the technical leadership to the DV team for the project
• Work independently on various DV tasks and provide technical guidance to the DV team.
• Be involved technically in the porting/creation of the DV environment for the new design, block and chip level test plan creation and implementation, coverage analysis, and regression cleanup
【職務條件】
• Master’s degree in Electrical Engineering, Computer Science, or related.
• Good understanding of ASIC design verification flow.
• RTL coding with Verilog/System Verilog and familiar with front-end design flow and C/C++ programming experiences.
• Knowledge of Perl, OVL, SVA, SV, UVM, OVM, script programming, etc.
【其他條件】
• MSEE with a minimum of 5 years, or BSEE with a minimum of 8 years of experience in digital ASIC/SOC design verification
• MS/BS degree in EE or CS with expertise in digital IP/SOC design verification.
1. 負責數位IC設計整合:
a. 依客戶需求設計整合IC功能、工作頻率、介面規格、消耗功率等基本規格
b. 完成SoC系統架構設計,並依功能單元運作屬性區分區塊規格
c. 使用Verilog/VHDL編程內部功能並撰寫RTL code
2. 負責功能驗證與除錯
a. 制定功能驗證計畫
b. 審核驗證計畫的完整性和正確性
c. 進行基本模擬,確認RTL code的功能
d. RTL code寫入FPGA晶片連接系統測試,驗證RTL code
3. 負責時序分析與功耗管理
a. 產出邏輯閘級電路連線網表(netlist)
b. 進行SoC系統的時序分析
c. 進行SoC系統的功耗分析
4. 其它主管交辦事項
【必要條件】
1. 電機、電子、資訊工程或相關科系,碩士以上學歷
2. 三年以上 SoC 設計或整合經驗
3. 熟悉CPU子系統設計整合
a. 熟悉 ARM 架構,
b. 對 RISC-V 架構有基本認識
4. 熟悉數位IC前端設計流程,如RTL design、Lint/CDC、Synthesis、STA、LEC、ECO等
5. 具類比IP整合相關經驗,例如PHY、Serdes、PLL等
6. 熟悉IC後段設計流程,如DFT、MBIST、P&R、post-cilicon system level debugging等
[job description]
Wolley is seeking candidates for a digital design engineer position. You will join an experienced team designing next-generation memory, storage controllers, and high-speed interface standard.
You will also contribute to design concept discussion, architecture definition, as well as design implementation.
‧ Architecture design and RTL implementation
‧ System bus and related peripheral designs
‧ SoC and emulation platform design
‧ SoC system performance analysis
[Requirement]
1. Bachelor's or Master's degree in Electrical Engineering or related fields
2. Familiar with RTL design, SystemVerilog, front-end design flow
3. The following working knowledge is desired:
* Python programming
* TCL scripting
* Universal Verification Methodology (UVM)
* Low power design and analysis