104工作快找APP

面試通知不漏接

立即安裝APP

「數位IC設計資深工程師/主管」的相似工作

英商美棣有限公司台灣分公司
共500筆
10/20
台北市大安區8年以上大學以上
- 用Verilog/SystemVerilog撰寫RTL,負責數位電路介面與模擬驗證。 - 參與晶片模組整合與ASIC合成(含DFT、時序收斂)到Tape-out。 - 主導設計專案與SoC整合。 - 帶領小團隊(3人),負責任務分配與技術指導。
應徵
10/22
新竹縣竹北市5年以上碩士
1. IC產品之研發與應用設計 2. 建立IC產品基礎規格並設計IC電路 3. 降低產品成本,提高IC品質,支援軟/硬體開發 4. 熟數位IC設計及相關工具 Verilog HDL、Cadence IES simulator 、FPGA tools、Synopsys DC
應徵
10/14
新竹市3年以上大學以上
● 開發與整合AI SoC核心模組(如記憶體與資料傳輸控制器)。 ● 設計高效匯流排架構,優化模組間資料傳輸性能。 ● 執行RTL設計、模擬與驗證,確保功能與時序符合要求。 ● 協助後端團隊進行時序分析與設計優化。 ● 撰寫技術文件,遵循高標準開發流程。
應徵
10/15
新竹市5年以上大學以上
⚠️特別說明:此職位需on-site在新竹清大創新育成中心辦公室,無提供遠端工作條件。 ✅主要職責: 1. 高效能記憶體子系統(DDR/LPDDR Subsystem)之整合、開發與驗證。 2. 參與GenAI SoC設計,包括架構規劃、RTL設計、模擬與驗證。 3. 配合後端設計團隊,進行時序分析與設計優化。 5. 進行設計文件撰寫與維護,確保設計過程符合公司開發流程。 6. 針對客戶需求,進行系統分析與客製化設計開發。 ✅基本要求: 1. 電機、電子、資訊工程相關科系畢業,學士以上學歷。 2. 具備5年以上數位IC設計經驗。 3. 熟悉 DDR PHY 架構、控制器、timing calibration與 training 流程 4. 熟悉SoC Bus Fabric設計,具備AXI、AHB等匯流排介面經驗。 5. 熟悉RTL設計 (Verilog / System Verilog)。 6. 了解前端設計流程,包括模擬、合成、時序分析等。 7. 良好的問題分析能力,具備團隊合作精神。 ✅加分條件: 1. 有參與過 LPDDR Subsystem Integration與Silicon Tape-out 並成功量產 2. 熟悉 Synopsys LPDDR、Cadence GDDR IP/Subsystem 3. 熟悉 UPF、低功耗設計流程 4. 熟悉 DFT 、Scan、BIST ✅ Why Join Us 1. 與頂尖技術團隊共事,參與高效能 AI/高速記憶體解決方案開發 2. 自主創新文化,提供技術發揮與產品影響力兼具的工作環境
應徵
10/23
新竹縣竹北市3年以上碩士以上
1. 有TDDI IC開發經驗, AFE/DSP/MCU 開發經驗者 2. 有IC串接與MCU協同架構開發經驗者 3. 有開發TFT-LCD面板相關時序控制器經驗者 4. 有數位訊號經驗與通訊原理者尤嘉
應徵
10/21
新竹縣寶山鄉5年以上碩士以上
1. SOC/IP 整合工作,從RTL到 Netlist 2. clock tree structure design 3. Lint / CDC check / Synthesis/ DFT/ LEC
應徵
10/09
新竹市3年以上大學以上
1. 負責數位類比整合,協助晶片bring-up,除錯與特性分析。 2. 建立FPGA 。 3. Check Layout Plan。 4. 團隊合作達成晶片面積目標 。 5. 合作驗證,並建議測試計畫與驗證的方法 。 6. 根據規格,整合公司內部與外部IP 。 7. 與系統部門合作,了解系統與電路結構與系統需求 。
應徵
08/06
新竹市6年以上大學以上
Job Description: Microchip’s Wireless Solutions Group is seeking a FPGA engineer to support SOC development for our next generation, mixed signal, wireless products. The role will focus on the areas of RTL design, FPGA synthesis and FPGA system bring-up, debug and validation. It will require a proactive candidate with a proven record of success in cross functional and cross site team environments. Key Responsibilities: • Collaborate with the design team to develop and optimize the RTL for FPGA , ensuring its efficiency and functionality. • Conduct FPGA synthesis using industry-standard tools to transform RTL code into a target FPGA device. • Assist in the initial bring-up of the FPGA system, ensuring proper functionality and identifying and resolving any issues that may arise. • Perform through testing and validation of the SOC design, both at the RTL level and in the FPGA implementation, and resolve any bugs or issues that are discovered. • Collaborate closely with the FW (Firmware), Validation, and RF teams to successfully carry out FPGA system bring-up, debug, and validation activities.
應徵
10/23
新竹縣竹北市經歷不拘碩士以上
工作描述 - 跟據IP 需求制定硬件架構及硬件功能列表 - 跟架構、物理實現以及芯片驗證團隊一起合作去交付滿足功能/時序/功耗要求的設計,並協助流片前跟流片後的問題分析 - 交付SOC設計項目的RTL/SDC/UPF 設計 崗位要求 - 碩士以上,年資不限,電機、自動控制、電子、機械相關科系畢業為主 - 有好的溝通能力,能流暢的描述設計思想跟討論問題 - 有強烈的學習熱忱,對技術理論能有好奇心以及自趨力去成長
應徵
10/22
新竹市3年以上碩士以上
我們在尋找具備一定基礎的數位電路前端設計師加入我們的團隊。負責從 RTL 到 Netlist 的完整設計流程,並確保在設計符合市場需求規格的同時,達成高性能、低功耗及面積優化的需求。因此該職位需要了解 IC設計流程,以及業界主流 EDA 工具的實際應用經驗。 工作職責 - 根據設計規格撰寫 RTL - 根據驗證需求建構 verification environment - 執行功能驗證,確保設計的正確性和完整性 - 使用工具生成符合時序、功耗和面積要求的 netlist - 使用工具進行靜態時序分析,確保設計符合時序要求 - 配合前後端工程師,協助完成佈局與布線流程,並確認產出之電路在時序、功耗等方便符合規格 - 分析並解決設計中的時序、功耗及訊號完整性問題
應徵
10/07
新竹縣竹北市5年以上大學
As senior/staff digital design engineer, this person is required to support all digital design activities on company products, design services as well as internal IP development. Below are the responsibilities: - Responsible for RTL Design and writing of test bench - experience in IP core design such as peripheral interfaces, CPU cores, digital controllers - Architecture review, RTL design, functional verification, post synthesis simulations. - Responsible for SOC system Integration & verification - Experience in SoC Architecture and Microarchitecture A - Experience in ARM CPU integration to SoC - Experience in SDRAM Memory Controller integration - Experience in interconnect matrix, AHB Bus Arbitration, multi-layer AHB Bus architecture - Experience in SoC Peripherals design: GPIO, RTC, UART, I2C, I2S, and SPI - Excellent in Verilog RTL coding and simulation - Familiar with FPGA prototype and verification - SD/SDIO relative experience is an added advantage. - AMBA Interface relative experience is an added advantage. - Knowledge in controller design (USB, PCIe, SATA, and Ethernet) is an added advantage. - Preferably done some FPGA prototyping in previous employment Desired Skills & Competency Requirement: - Verilog RTL coding - SoC design flow and SoC peripheral IP design - FPGA prototyping and emulation - System validation and verification - Characterization and the handling of test equipment - Digital front-end design, simulation and synthesis - Verification in system Verilog OVM - Low power synthesis methodology - Digital support on DFT and ATPG - Scripting in Perl, Python, TCL, UNIX, Linux
應徵
10/16
新竹市2年以上碩士以上
1. Architecture design and RTL implementation of Automotive/Smartphone chipset 2. SoC system power and performance analysis 3. SoC system bus and memory subsystem design, integration, and modeling 4. SoC low power design, integration, and modeling 5. SoC functional safety analysis, design, integration, and modeling 6. SoC cyber security analysis, design, integration, and modeling
應徵
02/04
新竹市4年以上碩士以上
(a) 負責Tcon IC開發 (b) 負責數位影像處理IP開發 (C) 1.整合使用 FPGA IP,具模擬驗證以達功能的需求 2.系統驗證項目的規劃及系統整合與測試 3.開發、撰寫及驗證 Verilog code (D) 1.使用System Verilog、UVM驗證數位IP 2.依據規格擬定測試計畫並建立隨機測試向量 3.與Design Team密切合作,提高function/code test coverage
應徵
08/27
新竹市2年以上碩士以上
負責IP開發、整合與偵錯 -- 利用Verilog/SystemC從事邏輯設計與數位系統設計,以相關自動化軟體進行電路合成及模擬驗證,並配合利用FPGA系統平台進行系統整合與測試驗證。
應徵
10/22
新竹市2年以上碩士以上
1.數位IP相關功能的設計與實現 2.數位IP仿真與FPGA驗證 3.數位IP/subsys/chip_top的前段整合流程signoff 4.ISO 26262 FMEDA 設計和品質改進 5.與第三方數位 IP 供應商合作
應徵
10/24
緯創軟體股份有限公司電腦軟體服務業
台北市內湖區2年以上大學
The successful candidate will work with team members and apply his/her design techniques to work on different phases of complex logic design for ASIC/SOC project. The role will include working on the following tasks from time to time: HDL coding, documentation, RTL quality check, cooperate with back-end engineer etc. 【Key Responsibilities】 - Responsible for front-end digital logic design in ASIC/SOC projects. - Perform HDL coding (Verilog/SystemVerilog). - Prepare and maintain design documentation (specifications and design documents). - Conduct RTL quality checks (Lint, CDC, power analysis, etc.). - Collaborate with Backend/Physical Design engineers to achieve timing closure. 【Core Requirements】 - Education/Experience: Master’s degree with ≥ 2 years, or Bachelor’s degree with ≥ 3 years of digital ASIC/SOC design experience. - RTL Design: Proficient in RTL coding using Verilog/SystemVerilog or VHDL. - TO / Front-End Flow: Familiar with front-end design flow, including synthesis, Lint, CDC, and STA. - EDA Tools: Experience with tools such as Lint, CDC check, and PrimeTime PX (power analysis). - Documentation: Ability to write design specifications and technical documents. - Collaboration: Work closely with the Design Verification (DV) team on IP verification. 【Preferred Qualifications】 - Familiarity with CPU architectures (x86/ARM/8051). - Knowledge of AMBA bus protocols (AXI/AHB/APB). - Understanding of PCIe protocol.digital IP/SOC design verification.
應徵
10/20
新竹縣竹北市經歷不拘碩士
1. Ethernet SerDes高速介面數位設計 (USXGMII, 25G Base-R) 2. 依據系統規格, 執行架構設計以及撰寫硬體描述語言 (RTL), 和軟體同仁合作進行相關驗證 3. 具有高速介面或 high level synthesis實作經驗或FPGA實作經驗者尤佳
10/16
蜘蛛視覺感測有限公司消費性電子產品製造業
新北市新莊區3年以上大學
Overview We are seeking a highly skilled FPGA Engineer to architect and implement high-performance digital logic for next-generation camera platforms. This role is pivotal in enabling real-time video processing and efficient sensor integration. Key Responsibilities Design & Implement Camera Interfaces: Develop FPGA logic to handle high-speed camera data streams (e.g., MIPI, LVDS, CSI). Real-Time Image Processing: Integrate or design FPGA IP cores for image signal processing, filtering, and feature extraction. Sensor Synchronization: Ensure precise timing between multiple camera modules and other sensor inputs. Latency Optimization: Optimize FPGA architectures for low-latency video capture and data throughput. Verification & Testing: Create simulation testbenches and perform hardware-in-the-loop testing for camera pipelines. Collaboration: Work closely with camera hardware and system integration teams to define requirements and validate performance.
應徵
10/25
新竹市2年以上碩士以上
請務必投遞官網(12475): https://careers.synopsys.com/job/hsinchu/applications-engineering-sr-staff-engineer/44408/85440860528 You Are: You are an innovative and resourceful engineer with a deep curiosity for solving complex technical challenges at the intersection of hardware and software. With a strong foundation in Electronic Engineering, Computer Science, or a related field, you are adept at leveraging your programming expertise—whether in Python, Tcl, Perl, or similar languages—to streamline and enhance engineering workflows. Your experience within UNIX/Linux environments equips you to navigate high-performance computing scenarios with ease. You thrive in collaborative, cross-functional teams and are energized by the opportunity to work closely with top-tier foundry partners and leading fabless companies. Your keen understanding of physical verification flows—such as DRC, LVS, PERC, FILL, and DFM—sets you apart, and you are eager to deepen your expertise in SoC physical design enablement, process effect analysis, and signoff. You are detail-oriented, capable of producing clear technical documentation, and communicate with clarity and empathy across diverse audiences. What You’ll Be Doing: 1.Delivering advanced physical verification solutions (DRC/LVS/PERC/Fill) for top-tier foundries and key fabless customers, ensuring high-quality silicon signoff. 2.Developing and validating process design kits (PDKs) and verification methodologies in collaboration with R&D and customer teams. 3.Partnering with R&D to innovate and improve Synopsys tools and flows, contributing to the evolution of physical verification technologies. 4.Providing hands-on customer support, troubleshooting issues, and delivering timely resolutions that enhance customer satisfaction and product adoption. 5.Coordinating with internal teams, including product managers and end-users, to align on best practices and ensure seamless integration of new technologies. 6.Documenting technical solutions, validation methods, and customer workflows for knowledge sharing and process improvement. 7.Staying up to date on industry trends and applying new insights to continuously optimize verification processes and tools. The Impact You Will Have: Accelerate the adoption and success of Synopsys physical verification products in leading-edge semiconductor manufacturing processes. Drive the development of robust PDKs and methodologies that enable customers to achieve first-time-right silicon. Enhance the quality and reliability of Synopsys verification tools through direct feedback and collaborative innovation with R&D teams. Strengthen Synopsys’ reputation as a trusted partner to top-tier foundries and fabless customers worldwide. Facilitate faster product cycles and reduced time-to-market for customers by delivering efficient and effective signoff solutions. What You’ll Need: BS or MS degree in Electronic Engineering, Computer Science, or a related field. Proficiency in at least one programming language, such as Python, Tcl, or Perl. Hands-on experience with UNIX/Linux environments and command-line tools. Familiarity with physical verification flows (DRC, LVS, PERC, FILL, DFM) and understanding of complex layout/electrical design rules. Strong investigative, analytical, and problem-solving abilities, with a passion for learning new technologies. Ability to produce clear, concise technical documentation and validation reports. Prior knowledge of tool/runset development/support and experience with SoC physical design is a plus.
應徵
10/20
新竹市經歷不拘學歷不拘
Design CPU functional units. Responsibilities  Defining micro-architecture of the functional units  Writing RTL codes of the functional units  Writing documents of the function units  Working with cross-division teams to resolve functional, performance, power, and frequency issues related to the functional units Qualifications  Available to start work three months after being hired.  3+ years of recent experience with Verilog logic design  Knows CPU micro-architecture, e.g. instructions, pipeline, caches, MMU  Knows power consumption of digital circuits  Good communicator in verbal and writing in English
應徵